Filter banks and methods for operating filter banks

The disclosure refers to a synthesis filter bank, comprising: a transform module which is configured to receive a plurality of input signals, transform the plurality of input signals, and output a plurality of transformed signals, a plurality of filter modules, which are coupled to the transform module, and wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, process the two received transformed signals and output two processed signals, and a parallel-to-serial module which is coupled to the plurality of filter modules and which is configured to receive the processed signals from the plurality of filter modules, combine the received processed signals and output a combined signal. Furthermore, an analysis filter bank, a filter bank and methods for operating a synthesis filter bank and for operating an analysis filter bank are disclosed.

Skip to: Description  ·  Claims  ·  References Cited  · Patent History  ·  Patent History
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

This is the U.S. national phase of PCT/EP2016/081541, filed Dec. 16, 2016, which claims the benefit of European Patent Application No. 16154802.9, filed Feb. 9, 2016.

The disclosure relates to filter banks and methods for operating filter banks.

BACKGROUND

Filter banks (FBs) play an important role in a number of digital signal processing (DSP) applications. They are usually employed in two basic configurations: First, a broadband signal is decomposed into its narrowband components, with the so called Analysis Filter Bank (AFB), for further processing and then the broadband signal is reconstructed back with the help of the Synthesis Filter Bank (SFB). In the second configuration, many narrowband signals are combined into one broadband signal with the SFB and then are reconstructed again with the AFB. The first configuration is usually called Sub-band Coding (SBC) and involves applications like, for example, signal compression, adaptive sub-band processing, channel equalization and spectrum sensing. The second configuration is the so called transmultiplexer (TMUX) and it is mainly applied to wired and wireless communications systems, where a number of data streams of one or more users are combined into one broadband signal to be transmitted via some medium and in the receiver, the different streams are then recovered. Modulated Filter Banks (MFB) are between the most popular FB classes because they have implementation structures with very low computational complexity.

The most prominent use of MFBs is in multicarrier modulation schemes. Those schemes are frequently called Filter Bank based Multicarrier (FBMC). The most trivial FBMC system is the so called Orthogonal Frequency Division Multiplexing (OFDM). OFDM utilizes a trivial prototype filter (all ones) and does not achieve maximum spectral efficiency due to the cyclic prefix. OFDM has been used in different wired and wireless standards, like ADSL, VDSL, WiFi and LTE, the 4th Generation of cellular systems. In the discussions of future mobile communications standards, more specifically the 5th Generation (5G), more general implementations of FBMC systems are under consideration. One of the candidate schemes is FBMC with the symbols in each subcarrier using Offset Quadrature Amplitude Modulation (OQAM) mapping.

SUMMARY

It is object of the disclosure to provide improved technologies for filter banks, in particular the processing or computational efficiency shall be improved.

A synthesis filter bank according to claim 1, an analysis filter bank according to claim 7, a filter bank according to claim 12, a method for operating a synthesis filter bank according to claim 13 and a method for operating an analysis filter bank according to claim 14 are provided. Further embodiments are subject matter of dependent claims.

In one aspect, a synthesis filter bank is disclosed, the synthesis filter bank comprises a transform module which is configured to receive a plurality of input signals, transform the plurality of input signals, and output a plurality of transformed signals, a plurality of filter modules, which are coupled to the transform module, and wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, process the two received transformed signals and output two processed signals, and a parallel-to-serial module which is coupled to the plurality of filter modules and which is configured to receive the processed signals from the plurality of filter modules, combine the received processed signals and output a combined signal.

In another aspect, an analysis filter bank is disclosed. The analysis filter bank comprises a serial-to-parallel module which is configured to receive an input signal and divide the received input signal into a plurality of output signals, a plurality of filter modules which are coupled to the serial-to-parallel module, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module, process the two received output signals and output two processed signals, and a transform module which is coupled to the plurality of filter modules and which is configured to receive the processed signals, transform the plurality of processed signals, and output a plurality of transformed signals.

Further, a filter bank comprising a synthesis filter and an analysis filter bank is disclosed. The analysis filter bank and the synthesis filter bank can be arranged in any order in the filter bank. For example, a synthesis filter bank may receive a plurality of input signals. An output of the synthesis filter bank can be provided as input to the analysis filter bank which outputs a plurality of signals. Alternatively, an input may be first received by the analysis filter bank, and the outputs of the analysis filter bank may be provided as inputs to the synthesis filter bank in order to output a signal.

In a further aspect, a method for operating a synthesis filter bank is provided, comprising: receiving a plurality of input signals by a transform module, transforming, by the transform module, the plurality of input signals, outputting, by the transform module, a plurality of transformed signals, receiving, by a plurality of filter modules which are coupled to the transform module, the plurality of transformed signals, wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, processing, by each of the plurality of filter modules, the two received transformed signals, outputting, by each of the plurality of filter modules, two processed signals, receiving, by a parallel-to-serial module which is coupled to the plurality of filter modules, the processed signals, combining, by the parallel-to-serial module, the received processed signals, and outputting, by the parallel-to-serial module, a combined signal.

In yet another aspect, a method for operating an analysis filter bank is disclosed, comprising: receiving, by a serial-to-parallel module, an input signal, dividing, by the serial-to-parallel module, the received input signal into a plurality of output signals, receiving, by a plurality of filter modules which are coupled to the serial-to-parallel module, the plurality of output signals, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module, processing, by each of the plurality of filter modules, the two received output signals, outputting, by each of the plurality of filter modules, two processed signals, receiving, by a transform module which is coupled to the plurality of filter modules, the processed signals, transforming, by the transform module, the plurality of processed signals, and outputting, by the transform module, a plurality of transformed signals.

The plurality of filter modules may be designed from an orthogonal prototype filter, wherein each filter module comprises a first filter and a second filter, wherein the second filter is a power complementary filter of the first filter such that the two received transformed signals are processed simultaneously. The filter modules may be implemented as a finite impulse response filter. In this case a single finite impulse response (FIR) low-pass filter, the so-called prototype filter, needs to be designed and the other filters of the plurality of filter modules can be obtained by decomposing it in its polyphase components, which can be from types 1, 2 or 3. The prototype filter may be a prototype filter with linear phase, i.e. with symmetrical impulse response.

For the synthesis filter bank and/or for the analysis filter band, the transform module may be configured to provide a linear transform of the received signals. The transform module may be a Fourier transform module configured to perform a discrete Fourier transform (DFT) of received signals in a computationally efficient manner, for example by employing a fast Fourier transform (FFT) algorithm. Alternatively, the transform module may be an inverse Fourier transform module configured to perform an inverse discrete Fourier transform (IDFT) of received signals in a computationally efficient manner, for example by employing an inverse fast Fourier transform (IFFT) algorithm. In case the polyphase decomposition is of type 1, an inverse Fourier transform module may be employed in the synthesis and/or analysis filter bank. If the polyphase decomposition is of type 2 or 3, a Fourier transform module may be employed in the synthesis and/or analysis filter bank.

The synthesis filter bank and/or the analysis filter bank may be configured to receive a digital signal which may be represented by a complex number. The digital signal may contain samples which may be real numbers, like voice, audio, images or videos. In those cases, a real valued prototype filter may be modulated either with sines or cosines. It is worth noting that a prototype filter may be real valued and a modulation of it may be complex valued.

For example, in wired and wireless communications, the information to be transmitted usually modulates the amplitude and the phase of a carrier wave. The digital signal may be represented by complex numbers to convey both amplitude and phase information.

For each of the plurality of filter modules of the synthesis filter bank, one of the two processed signals may be complex conjugated before it is received by the parallel-to-serial module.

For each of the plurality of filter modules of the synthesis filter bank, for each even time index a negative sign may applied to one of the two processed signals before it is received by the parallel-to-serial module, e.g. by multiplying the signal with a factor (−1)m+1, wherein m is the time index. A sign of the processed signal which is complex conjugated may be turned negative before it is received by the parallel-to-serial module.

A number of the transformed signals which are received by the plurality of filter modules of the synthesis filter bank may be half the number of input signals received by the transform module.

For each of the plurality of filter modules of the synthesis filter bank, one of the two transformed signals may be delayed in time before being received by the respective filter module, e.g. by T/2, wherein 1/T is the sampling rate.

For each of the plurality of filter modules of the analysis filter bank, an output signal may be complex conjugated before it is received by the respective filter module.

For each of the plurality of filter modules of the analysis filter bank, for each even time index a negative sign may be applied to one of the two output signals before it is received by the respective filter module, e.g. by multiplying the signal with a factor (−1)m+1, wherein m is the time index.

For each of the plurality of filter modules of the analysis filter bank, one of the two processed signals may be delayed in time before being received by the serial-to-parallel module, e.g. by T/2, wherein 1/T is the sampling rate.

Feature disclosed with reference to the different filter banks also apply to the methods for operating the filter banks and vice versa.

DESCRIPTION OF EMBODIMENTS

Following, exemplary embodiments are disclosed with reference to figures. Here show:

FIG. 1 a schematic representation of an exponentially modulated synthesis filter bank,

FIG. 2 a schematic representation of an exponentially modulated analysis filter bank,

FIG. 3 a schematic representation of real and imaginary parts staggering for even k,

FIG. 4 a schematic representation of real and imaginary parts staggering for odd k,

FIG. 5 a schematic representation of real and imaginary parts destaggering for even k,

FIG. 6 a schematic representation of real and imaginary parts destaggering for odd k,

FIG. 7 a schematic representation of a synthesis filter bank based on the polyphase decomposition of type 1,

FIG. 8 a schematic representation of a synthesis filter bank based on the polyphase decomposition of type 1 reordered and grouped in power complementary pairs,

FIG. 9 a schematic representation of a lattice realization of a polyphase pair,

FIG. 10 a schematic representation of a lattice realization of another polyphase pair,

FIG. 11 a schematic representation of a lattice realization of a 2×2 orthogonal transfer function,

FIG. 12 a schematic representation of a 2×1 lattice structure with two-multiplier rotors,

FIG. 13 a schematic representation of a 2×2 lattice structure with two-multiplier rotors,

FIG. 14 a schematic representation of an orthogonal 2×2 polyphase components structure based on lifting steps,

FIG. 15 a schematic representation of a synthesis filter bank based on the polyphase decomposition oft type 2,

FIG. 16 a schematic representation of a synthesis filter bank based on the polyphase decomposition oft type 3,

FIG. 17 a schematic representation of a synthesis filter bank based on the polyphase decomposition oft type 1 organized as orthogonal 2×2 transfer functions,

FIG. 18 a schematic representation of a synthesis filter bank based on the polyphase decomposition oft type 2 organized as orthogonal 2×2 transfer functions,

FIG. 19 a schematic representation of a synthesis filter bank based on the polyphase decomposition oft type 3 organized as orthogonal 2×2 transfer functions,

FIG. 20 a schematic representation of an analysis filter bank based on the polyphase decomposition oft type 1 organized as orthogonal 2×2 transfer functions,

FIG. 21 a schematic representation of an analysis filter bank based on the polyphase decomposition oft type 2 organized as orthogonal 2×2 transfer functions,

FIG. 22 a schematic representation of an analysis filter bank based on the polyphase decomposition oft type 3 organized as orthogonal 2×2 transfer functions,

FIG. 23 a schematic representation of a multi-tap equalizer followed by a destaggering for odd k,

FIG. 24 a schematic representation of a single-tap equalizer jointly realized with destaggering for odd k,

FIG. 25 a schematic representation of a multi-tap equalizer jointly realized with destaggering for odd k,

Following, we consider uniform exponentially MFBs. In uniform FBs, all subchannels or sub-band signals have the same sampling rate 1/T. The filters Fk(z) in the SFB, as depicted in FIG. 1, and Hk(z) in the AFB, as shown in FIG. 2, have the same bandwidth and are derived from a single prototype filter denoted as HP(z), where the complex frequency variable z for discrete-time systems is related to the continuous-time frequency variable s by the relation

z = e s T M ,
where s=σ+jω and ω=2πf is the angular frequency and f the technical frequency. In MFBs, both Hk(z) and Fk(z) are obtained by exponentially modulating HP(z):

H k ( z ) = F k ( z ) = H P ( zW M k ) d k , k = 0 , 1 , , M - 1 where H P ( z ) = H 0 ( z ) = l = 0 P - 1 h [ l ] z - l , H k ( z ) = F k ( z ) = l = 0 P - 1 h k [ l ] z - l = l = 0 P - 1 h P [ l ] W M - k ( l - P - 1 2 ) z - l , where h k [ l ] = h P [ l ] W M - k ( l - P - 1 2 ) .
with

W M = e - j 2 π M and d = e - j 2 π M P - 1 2 = W M P - 1 2 .
We also assume here, without loss of generality, that the length of the prototype is P=KM, where K is the time overlapping factor and determines not only the complexity of the filter bank, but also its memory. The block ↑

M 2
performs an upsampling by a factor

M 2 ,
that means

M 2 - 1
samples with value zero are inserted between each original sample at a rate

M 2
higher than the input rate.

The block Ok in the SFB performs a

T 2
staggering or of the real and imaginary parts of the low-rate signals xk[] and is frequently called OQAM-staggering, -modulation or -mapping. FIG. 3 depicts the internal structure of Ok for sub-channels with even k and FIG. 4 for odd k, where the Re{⋅} and jIm{⋅} blocks are simply exchanged.

The filtered signals at the AFB are downsampled by the block ↓

M 2
that removes

M 2 - 1
samples and lowers the rate by a factor

M 2 .
The block Ok′ represents the OQAM or real and imaginary de-staggering. FIG. 5 shows the OQAM-de-staggering operation for sub-channels with even k and FIG. 6 for odd k.

Another structure for the SFB is shown in FIG. 7, where

G k ( z M 2 2 ) ,
k=0, . . . , M−1 is the k-th type-1 polyphase component of HP(z) upsampled by a factor of 2 and given by the relation

H P ( z ) = m = 0 K - 1 k = 0 M - 1 h P [ mM + k ] z - ( mM + k ) = k = 0 M - 1 G k ( z M ) z - k ,
with Gk(zM)=Σm=0K-1hP[mM+k]zM−m and since we have assumed that the prototype has P=KM coefficients, each polyphase component has K non-zero coefficients.

The subfilters are given by

H k ( z ) = F k ( z ) = n = 0 M - 1 G n ( z M W M Mk ) z - n W M - kn d k = n = 0 M - 1 G n ( z M ) z - n W M - kn d k .

We define the vectors
h(z)=[H0(z)H1(z) . . . HM−1(z)]T,
f(z)=[F0(z)F1(z) . . . FM−1(z)]T,
a(z)=[1z−1 . . . z−(M−1)]T,
x(z)=[{tilde over (X)}1(zM){tilde over (X)}2(zM) . . . {tilde over (x)}M−1(zM)]T,
y(z)=[{tilde over (Y)}1(zM){tilde over (Y)}2(zM) . . . {tilde over (Y)}M−1(zM)]T,
and get the following input output relations for the AFB and SFB
x(z)=h(z)S(z),
S(z)=fT(z)y(z),
where
h(z)=DWMHG(zM)α(z),
fT(z)=αT(z)G(zM)WMD
with D=diag(1, d, . . . , dM-1), G(zM)=diag(G0(zM), G1(zM), . . . , GM−1(zM), WM and WMH are the M size unitary DFT and IDFT matrix. The DFT or IDFT and can be efficiently implemented using Fast Fourier Transform (FFT) algorithms. The equations can be further developed with the application of the Nobble identities and combined with the OQAM staggering to come up with the structure in FIG. 7. We assume here that the prototype filter HP(z) is designed such that perfect reconstruction (PR) conditions are fulfilled. Furthermore, we assume that the prototype FIR filter has linear phase and, consequently, symmetrical impulse response. The constraints for PR are given by

G k ( z M 2 2 ) G M - 1 - k ( z M 2 2 ) + G k + M 2 ( z M 2 2 ) G M 2 - 1 - k ( z M 2 2 ) = 2 M z M 2 - 2 ( K - 1 ) ,
where now k=0, . . . ,

M 4 - 1.
It is worth noting that because of the symmetry of the prototype impulse response the following holds

G M - 1 - k ( z M 2 2 ) = z M 2 - 2 ( K - 1 ) - G ~ k ( z M 2 2 ) ,
where the right hand side is called the causal para-conjugate of the transfer function

G k ( z M 2 2 ) .
For the case that the prototype filter has a lengths of P=M or P=2M (K=1 and K=2), there exists closed form expressions of the filter's coefficients hP[l], l=0, . . . , P−1 the so called Extended Lapped Transform (ELT). Those closed form expressions are obtained from the assumption that the polyphase components can be realized with a lattice structure as will be explained later. For K=1 the ELT prototype is given by

h P [ l ] = ± sin ( π M ( l + 1 2 ) ) , l = 0 , , M - 1
and for K=2 is given by

h P [ l ] = 2 4 ± cos ( π M ( l + 1 2 ) ) , l = 0 , 2 M - 1.

For the cases where K>2 there is no closed form solution to directly obtain the prototype coefficients. One possibility is to obtain the prototype by numerical optimization methods. Given a certain design criteria for the optimization of HP (z), e.g. minimization of the stopband energy, the

M 4
equations can be employed in a constrained optimization method. It is worth noting that the constraints are non-linear relations on the prototype filter coefficients. The typical objective function will usually also be a non-linear function of the prototype coefficients. It is worth noting that although the prototype has a symmetrical impulse response, necessary to achieve PR, one multiplier per prototype filter coefficient has to be realized in the polyphase network.

Regarding FIG. 7, it can be concluded that M/2 pairs of polyphase components are power complementary. The components Gk(z2) and

G k + M 2 ( z M 2 2 )
as well as their para-conjugates GM−1−k(z2) and

G M 2 - 1 - k ( z M 2 2 )
possess this property and thus can be grouped as shown in FIG. 8, where we define the vectors of transfer functions

k ( z M 2 2 ) = [ G k ( z M 2 2 ) G k + M 2 ( z M 2 2 ) ] , M - 1 - k ( z M 2 2 ) = [ G M - 1 - k ( z M 2 2 ) G M 2 - 1 - k ( z M 2 2 ) ] , k = 0 , , M 4 - 1.

We can see in FIG. 8 that it is necessary to reorganize the IDFT outputs. Moreover, for each polyphase component pair the outputs are added at the lower sampling rate. The delay that is necessary for the output of the polyphase component with highest index in each pair is transferred to the lower sampling rate and then to the front of the filter block. Finally, the outputs of the polyphase components pairs in FIG. 8 are serialized, different to FIG. 7 where instead of being directly serialized the outputs of the two power complementary polyphase components are added at the higher rate, resulting in a sort of block overlapping and add procedure. Now, the power complementary polyphase components pairs can be either implemented in a direct form as two separate transfer functions or they can be jointly implemented using, for example, a non-recursive lattice structure. A lattice structure provides several advantages like, for example, robustness to coefficient quantization, the hierarchical property, facilitate PR fulfilling design, etc. The lattice structure is composed of consecutive Givens rotations Rk,i, i=0, . . . , K−1, and delay sections

Λ ( z M 2 2 )
with

R k , i = [ cos Θ k , i sin Θ k , i - sin Θ k , i cos Θ k , i ] , Λ ( z M 2 2 ) = [ 1 0 0 z M 2 - 2 ] = [ 1 0 0 z M - 1 ] , and k ( z M 2 2 ) = [ cos Θ k , K - 1 sin Θ k , K - 1 ] Λ ( z M 2 2 ) R k , K - 2 Λ ( z M 2 2 ) R k , 0 , M - 1 - k ( z M 2 2 ) = [ sin Θ k , K - 1 cos Θ k , K - 1 ] Λ ( z M 2 2 ) R k , K - 2 Λ ( z M 2 2 ) R k , 0 , where k = 0 , , M 4 - 1.

The lattice structure for each

k ( z M 2 2 )
is shown in FIG. 9. The rotation angles ⊖k,i can be found from the coefficients of the polyphase pairs in

k ( z M 2 2 )
by a successive polynomial degree reduction. In FIG. 10 shows the lattice structure for the pair

M - 1 - k ( z M 2 2 ) ,
that has many similarities to the one in FIG. 9, like the same ⊖k,i, for example. The reason for those similarities lie in the fact that the two transfer functions in

M - 1 - k ( z M 2 2 )
are para-conjugate of the ones in

k ( z M 2 2 ) .
Another important detail is that the last rotor in both cases has only one branch, to generate the single output. Now, if a full rotor is implemented in the last lattice stage, we would obtain a lattice structure with two inputs and two outputs. This 2×2 lattice structure is depicted in FIG. 11, where four different transfer functions are obtained and described by the transfer function matrix

G k ( z M 2 2 ) = [ G k ( z M 2 2 ) G M 2 + k ( z M 2 2 ) G M 2 - 1 - Kk ( z M 2 2 ) - G M - 1 - k ( z M 2 2 ) ] , k = 0 , M 4 - 1.

Here two pairs of power complementary polyphase components are implemented in one nonrecursive 2×2 lattice. The 2×2 lattice structure is one of the best known implementation of an orthogonal filter.

By considering again the structures in FIGS. 9 and 10, we can conclude that they contain more coefficient multiplications than if the two polyphase components are implemented separately in a direct form each. However, the full rotors can be modified in order to have only two multipliers each and, in addition to that, two multipliers for each polyphase component pair output. This low complexity lattice structure is presented in FIG. 12 for the 2×1 lattice, where κki=0K-1 cos ⊖k,i.

Now the lattice rotors with only two multipliers reduce the complexity almost to the same as the direct form. We could say that structure for exponentially modulated SFBs based on the prototype polyphase decomposition of type 1 is the one in FIG. 8, with the polyphase components pairs either implemented in direct form or as 2×1 lattices as in FIG. 12. Furthermore, the same simplification of the rotors can be applied to the 2×2 lattice, resulting in the structure shown in FIG. 13. Although derived in a different way and following a parallel development in the literature, the Lapped transforms have a fast implementation that is based on an structure very similar to the lapped transform.

One alternative to the lattice structure of FIG. 11 that also reduces the complexity, and has similar advantages, is achieved with the so called lifting steps, or ladder structure, and it is presented in FIG. 14, where each rotor is now substituted by 3 multipliers.

We have shown until now structures of the SFB and only for the prototype polyphase decomposition of type 1. Similar structures can be derived based on polyphase decompositions of type 2 shown in FIG. 15, where the multipliers before the DFT are redefined to

d = dW M = W M P + 1 2
and for polyphase decompositions of type 3, as shown in FIG. 16. Finally, for the AFB there are equivalent corresponding structures for all three types of polyphase decompositions and for the pairs of polyphase components as direct form, low complexity lattice or lifting steps available.

Further embodiments are depicted in FIGS. 17, 18, 19, for the SFB based on polyphase decompositions of type 1, 2 and 3, and in FIGS. 20, 21, 22, for the AFB also based on polyphase decompositions of type 1, 2 and 3. Where for the structures based on type 2 decomposition we use the definition

G k ( z M 2 2 ) = [ G M - 1 - k ( z M 2 2 ) G M 2 - 1 - k ( z M 2 2 ) G M 2 + k ( z M 2 2 ) - G k ( z M 2 2 ) ] , k = 0 , , M 4 - 1.

The structures are based on the further development of the polyphase networks from FIG. 8 for the corresponding FB and decomposition type. As mentioned in the former section, because the prototype filter has a symmetric impulse response, there are pairs of polyphase components that have the same coefficients but in a reverse order. In other words they are pairs of paraconjugate filters. As shown in FIGS. 13 and 14, the 2×2 lattice or lifting structures provide four of the polyphase components. Now only M/4 such structures are necessary where each of them has 2(K+1) multipliers for the case of lattice and 3K for the case of lifting steps.

Issues related on how to connect the DFTs and IDFTs to the polyphase filters and to the polyphase matrix contents are discussed. We will focus here on the SFBs. First, the negative sign in one of the transfer functions in the matrix that is obtained automatically from the lattice structure. This is solved with the periodic sign inversion for even time instants represented by the multiplier −1m+1. It can be shown that the impulse responses in the second row are applied in a time interleaving fashion and by this alternation of the samples sign, only the impulse response with the inversed sign is reverted to its original value.

The second issue is that the DFT or IFDT provide M outputs, but now only M/2 inputs exist in the polyphase network. It can be demonstrated that because of the special characteristics of the signals at the input of the DFT or IDFT, the outputs actually show a big redundancy. More specifically, half of the outputs are complex conjugated versions of the other half With this in mind, one can see that all the necessary signals are generated by half of the DFT or IDFT outputs. We just need to take the complex conjugate signal from one of the outputs of each polyphase sets. Since all coefficients of the polyphase components are real valued, this is equivalent to take the complex conjugate of the two input signals. This means that half of the outputs of the DFT or IDFT do not need to be calculated, reducing even more the total computational complexity. Similar issues exist for the AFB but in reversed order and the corresponding solutions can be seen in the structures proposed.

As we mentioned before, structures with similar complexity to the efficient lattice were developed for CMFBs and SMFBs and received the name fast extended lapped transforms. They were originally not derived as an extension of the polyphase decomposition of the prototype, but it is worth mention that they can be derived in similar way as shown here.

In some applications of exponentially MFBs, for example, wired and wireless communications, an additional filter, an equalizer or a precoder, has to be included before the OQAM de-staggering for each subchannel in the AFB or after the staggering in the SFB. One good example is the channel equalization in multicarrier modulation schemes, where one multitap filter is included before the OQAM demapping for each subcarrier in the AFB in order to compensate for the frequency selectivity of the channel. In FIG. 23 we have a new definition for the block Ok′, in the odd subchannel k that already includes the FIR equalizer. An equivalent scheme can be drawn for the even subchannels and a corresponding one for the SFB. We will concentrate here on the structure for odd k and only for the AFB.

In addition to the new polyphase network for AFB and SFB structures, we also can improve the subchannel processing, by making use of the real and imaginary staggering. Since there are operations involving real and imaginary part removal and downsampling, we can make use of some multirate processing identities to reduce the complexity.

If the subchannel filter is a single complex coefficient ωk, it can be jointly implemented with the OQAM de-staggering with the structure shown in FIG. 24, where ωkk(R)+jωk(I). It is worth noting that the multipliers ds in the AFB structures shown before can always be incorporated into the subchannel equalizer.

However, the subchannel equalizers will be multitap in general, so we can decompose the into their polyphase components also. For each subchannel k we decompose the equalizer in two components as follows

W k ( z M 2 ) = V 0 , k ( z M 2 2 ) + V 1 , k ( z M 2 2 ) z M 2 - 1
with V0,k(zM)=V0,k(R)(zM)+jV0,k(I)(zM), where V0,k(R)(zM) and V0,k(I)(zM) contain the real and imaginary parts of the coefficients of V0,k(zM).

Now we are able to jointly realize the subchannel equalizers and the OQAM de-staggering as shown in FIG. 25 This subchannel filtering structure reduces to the half the number of multiplications per output sample.

As mentioned before it is trivial to show the corresponding structures for even k and for precoders in the SFB.

Furthermore, the proposed structures can be used for the following applications:

    • non-maximally decimated FBs, i.e. total down and upsampling factor lower than M in applications like sub-band coding, frequency domain equalization or spectrum sensing,
    • oversampled transmultiplexers, i.e. total up and downsampling factor higher than M in applications like multicarrier systems (higher distance between subcarriers central frequencies). One of the most prominent being the in the literature so called Filtered Multitone (FMT), where the OQAM staggering is not used and the up and downsampling are done in one step, and
    • systems where the filter banks vary with time, resulting in time-variant coefficients of the polyphase filters and of the subchannel filters.

In order to numerically compare the different polyphase filtering structures for exponentially MFBs, we need first to determine the complexity as function of K and M. As a figure of merit we consider the total number of multiplications, where in each of them one factor is purely real number, the coefficient, and the other is a complex signal.

The total number of multiplications of the polyphase filtering for the state-of-the-art structures by considering the three different possibilities for the realization of the polyphase components pairs is given by:

Direct form: KM

Low complexity lattice: (2K+1)M/2=(K+0.5)M

Lifting steps: (3(K−1)+2)M/2=(3K−1)M/2

For the proposed structures the two possibilities are given by:

Lattice (2K+2)M/4=(K+1)M/2

Lifting steps: 3KM/4

It is worth noting that a direct form implementation of the polyphase components in the proposed architecture ends up with the same number of multipliers as in the state-of-the-art.

In Tables 1, 2, 3 and 4 the complexity achieved by the new proposed structures is shown in numbers for different number of subchannels M and different lengths of the prototype coefficients.

We can see that for very short prototypes (K=2) a reduction of 25% in the number of multiplications can be achieved. For very long prototypes (K=10 or K=20) a reduction of almost 50% can be achieved. For typical multicarrier applications (K=4) a reduction of almost 40% can be achieved.

TABLE 1 Number of multipliers for K = 2 K = 2 State of the art invention M Direct form Lattice Lifting Steps Lattice Lifting Steps 128 256 320 320 192 192 256 512 640 640 384 384 512 1024 1280 1280 768 768 1024 2048 2560 2560 1536 1536 2048 4096 5120 5120 3072 3072

TABLE 2 Number of multipliers for K = 4 K = 4 State of the art invention M Direct form Lattice Lifting Steps Lattice Lifting Steps 128 512 576 704 320 384 256 1024 1152 1408 640 768 512 2048 2304 2816 1280 1536 1024 4096 4608 5632 2560 3072 2048 8192 9216 11264 5120 6144

TABLE 3 Number of multipliers for K = 10 K = 10 State of the art invention M Direct form Lattice Lifting Steps Lattice Lifting Steps 128 1280 1344 1856 704 960 256 2560 2688 3712 1408 1920 512 5120 5376 7424 2816 3840 1024 10240 10752 14848 5632 7680 2048 20480 21504 29696 11264 15360

TABLE 4 Number of multipliers for K = 20 K = 20 State of the art invention M Direct form Lattice Lifting Steps Lattice Lifting Steps 128 2560 2624 3776 1344 1920 256 5120 5248 7552 2688 3840 512 10240 10496 15104 5376 7680 1024 20480 20992 30208 10752 15360 2048 40960 41984 60416 21504 30720

The features disclosed in the application, the claims and the figures can be relevant for the implementation of embodiments in any combination with each other.

Claims

1. A synthesis filter bank comprising:

a transform module which is configured to receive a plurality of input signals, transform the plurality of input signals, and output a plurality of transformed signals;
a plurality of filter modules, which are coupled to the transform module, and wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, process the two received transformed signals, and output two processed signals; and
a parallel-to-serial module, which is coupled to the plurality of filter modules and which is configured to receive the processed signals from the plurality of filter modules, combine the received processed signals, and output a combined signal;
wherein for each of the plurality of filter modules one of the two processed signals is complex conjugated before it is received by the parallel-to-serial module.

2. The synthesis filter bank of claim 1, wherein the plurality of filter modules is designed from an orthogonal prototype filter, wherein each filter module comprises a first filter and a second filter, wherein the second filter is a power complementary filter of the first filter such that the two received transformed signals are processed simultaneously.

3. The synthesis filter bank of claim 1, wherein for each even time index a negative sign is applied to one of the two processed signals before it is received by the parallel-to-serial module.

4. The synthesis filter bank of claim 1, wherein a number of the transformed signals which are received by the plurality of filter modules is half the number of input signals received by the transform module.

5. The synthesis filter bank of claim 1, wherein for each of the plurality of filter modules, one of the two transformed signals is delayed in time before being received by the respective filter module.

6. An analysis filter bank comprising:

a serial-to-parallel module which is configured to receive an input signal and divide the received input signal into a plurality of output signals;
a plurality of filter modules which are coupled to the serial-to-parallel module, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module, process the two received output signals, and output two processed signals; and
a transform module which is coupled to the plurality of filter modules and which is configured to receive the processed signals, transform the plurality of processed signals, and output a plurality of transformed signals;
wherein for each of the plurality of filter modules one of the two output signals is complex conjugated before it is received by the respective filter module.

7. The analysis filter bank of claim 6, wherein the plurality of filter modules is designed from an orthogonal prototype filter, wherein each filter module comprises a first filter and a second filter, wherein the second filter is a power complementary filter of the first filter such that the two received output signals are processed simultaneously.

8. The analysis filter bank of claim 6, wherein for each even time index a negative sign is applied to one of the two output signals before it is received by the respective filter module.

9. The analysis filter bank of claim 6, wherein for each of the plurality of filter modules, one of the two processed signals is delayed in time after being received by the serial-to-parallel module.

10. A filter bank comprising:

the synthesis filter bank of claim 1; and
an analysis filter bank comprising, a serial-to-parallel module which is configured to receive an input signal outputted by said synthesis filter bank and divide the received input signal into a plurality of output signals, a plurality of filter modules which are coupled to the serial-to-parallel module, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module, process the two received output signals, and output two processed signals, and a transform module which is coupled to the plurality of filter modules and which is configured to receive the processed signals, transform the plurality of processed signals, and output a plurality of transformed signals.

11. A method for operating a synthesis filter bank, the method comprising:

receiving a plurality of input signals by a transform module;
transforming, by the transform module, the plurality of input signals;
outputting, by the transform module, a plurality of transformed signals;
receiving, by a plurality of filter modules which are coupled to the transform module, the plurality of transformed signals, wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module;
processing, by each of the plurality of filter modules, the two received transformed signals;
outputting, by each of the plurality of filter modules, two processed signals;
complex conjugating, for each of the plurality of filter modules, one of the two processed signals before it is received by the parallel-to-serial module,
receiving, by a parallel-to-serial module which is coupled to the plurality of filter modules, the processed signals;
combining, by the parallel-to-serial module, the received processed signals; and
outputting, by the parallel-to-serial module, a combined signal.

12. A method for operating an analysis filter bank, the method comprising:

receiving, by a serial-to-parallel module, an input signal;
dividing, by the serial-to-parallel module, the received input signal into a plurality of output signals;
receiving, by a plurality of filter modules which are coupled to the serial-to-parallel module, the plurality of output signals, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module;
complex conjugating, for each of the plurality of filter modules, one of the two output signals before it is received by the respective filter module,
processing, by each of the plurality of filter modules, the two received output signals;
outputting, by each of the plurality of filter modules, two processed signals;
receiving, by a transform module which is coupled to the plurality of filter modules, the processed signals;
transforming, by the transform module, the processed signals; and
outputting, by the transform module, a plurality of transformed signals.

13. A filter bank comprising:

the analysis filter bank of claim 12; and
a synthesis filter bank comprising, a transform module which is configured to receive a plurality of input signals outputted by said analysis filter bank, transform the plurality of input signals, and output a plurality of transformed signals, a plurality of filter modules, which are coupled to the transform module, and wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, process the two received transformed signals, and output two processed signals, and a parallel-to-serial module, which is coupled to the plurality of filter modules and which is configured to receive the processed signals from the plurality of filter modules, combine the received processed signals, and output a combined signal.

14. A synthesis filter bank, comprising:

a transform module which is configured to receive a plurality of input signals, transform the plurality of input signals, and output a plurality of transformed signals,
a plurality of filter modules, which are coupled to the transform module, and wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, process the two received transformed signals and output two processed signals, and
a parallel-to-serial module which is coupled to the plurality of filter modules and which is configured to receive the processed signals from the plurality of filter modules, combine the received processed signals and output a combined signal;
wherein for each even time index a negative sign is applied to one of the two processed signals before it is received by the parallel-to-serial module.

15. The synthesis filter bank of claim 14, wherein the plurality of filter modules is designed from an orthogonal prototype filter, wherein each filter module comprises a first filter and a second filter, wherein the second filter is a power complementary filter of the first filter such that the two received transformed signals are processed simultaneously.

16. The synthesis filter bank of claim 14, wherein a number of the transformed signals which are received by the plurality of filter modules is half the number of input signals received by the transform module.

17. The synthesis filter bank of claim 14, wherein for each of the plurality of filter modules, one of the two transformed signals is delayed in time before being received by the respective filter module.

18. An analysis filter bank, comprising:

a serial-to-parallel module which is configured to receive an input signal and divide the received input signal into a plurality of output signals,
a plurality of filter modules which are coupled to the serial-to-parallel module, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module, process the two received output signals and output two processed signals, and
a transform module which is coupled to the plurality of filter modules and which is configured to receive the processed signals, transform the plurality of processed signals, and output a plurality of transformed signals;
wherein for each even time index a negative sign is applied to one of the two output signals before it is received by the respective filter module.

19. The analysis filter bank of claim 18, wherein the plurality of filter modules is designed from an orthogonal prototype filter, wherein each filter module comprises a first filter and a second filter, wherein the second filter is a power complementary filter of the first filter such that the two received output signals are processed simultaneously.

20. The analysis filter bank of claim 18, wherein for each of the plurality of filter modules, one of the two processed signals is delayed in time after being received by the serial-to-parallel module.

21. A synthesis filter bank, comprising:

a transform module which is configured to receive a plurality of input signals, transform the plurality of input signals, and output a plurality of transformed signals,
a plurality of filter modules, which are coupled to the transform module, and wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, process the two received transformed signals and output two processed signals, and
a parallel-to-serial module which is coupled to the plurality of filter modules and which is configured to receive the processed signals from the plurality of filter modules, combine the received processed signals and output a combined signal;
wherein for each of the plurality of filter modules, one of the two transformed signals is delayed in time before being received by the respective filter module.

22. The synthesis filter bank of claim 21, wherein the plurality of filter modules is designed from an orthogonal prototype filter, wherein each filter module comprises a first filter and a second filter, wherein the second filter is a power complementary filter of the first filter such that the two received transformed signals are processed simultaneously.

23. The synthesis filter bank of claim 21, wherein a number of the transformed signals which are received by the plurality of filter modules is half the number of input signals received by the transform module.

24. An analysis filter bank, comprising:

a serial-to-parallel module which is configured to receive an input signal and divide the received input signal into a plurality of output signals,
a plurality of filter modules which are coupled to the serial-to-parallel module, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module, process the two received output signals and output two processed signals, and
a transform module which is coupled to the plurality of filter modules and which is configured to receive the processed signals, transform the plurality of processed signals, and output a plurality of transformed signals;
wherein for each of the plurality of filter modules, one of the two processed signals is delayed in time after being received by the serial-to-parallel module.

25. The analysis filter bank of claim 24, wherein the plurality of filter modules is designed from an orthogonal prototype filter, wherein each filter module comprises a first filter and a second filter, wherein the second filter is a power complementary filter of the first filter such that the two received output signals are processed simultaneously.

26. A filter bank comprising:

the synthesis filter bank of claim 14; and
an analysis filter bank, comprising, a serial-to-parallel module which is configured to receive an input signal outputted by said synthesis filter bank and divide the received input signal into a plurality of output signals, a plurality of filter modules which are coupled to the serial-to-parallel module, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module, process the two received output signals and output two processed signals, and a transform module which is coupled to the plurality of filter modules and which is configured to receive the processed signals, transform the plurality of processed signals, and output a plurality of transformed signals.

27. A filter bank comprising:

the synthesis filter bank of claim 21; and
an analysis filter bank, comprising, a serial-to-parallel module which is configured to receive an input signal outputted by said synthesis filter bank and divide the received input signal into a plurality of output signals, a plurality of filter modules which are coupled to the serial-to-parallel module, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module, process the two received output signals and output two processed signals, and a transform module which is coupled to the plurality of filter modules and which is configured to receive the processed signals, transform the plurality of processed signals, and output a plurality of transformed signals.

28. A method for operating a synthesis filter bank, comprising:

receiving a plurality of input signals by a transform module,
transforming, by the transform module, the plurality of input signals,
outputting, by the transform module, a plurality of transformed signals,
receiving, by a plurality of filter modules which are coupled to the transform module, the plurality of transformed signals, wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module,
processing, by each of the plurality of filter modules, the two received transformed signals,
outputting, by each of the plurality of filter modules, two processed signals,
applying a negative sign, for each even time index, one of the two processed signals before it is received by the parallel-to-serial module,
receiving, by a parallel-to-serial module which is coupled to the plurality of filter modules, the processed signals,
combining, by the parallel-to-serial module, the received processed signals, and
outputting, by the parallel-to-serial module, a combined signal.

29. A method for operating a synthesis filter bank, comprising

receiving a plurality of input signals by a transform module,
transforming, by the transform module, the plurality of input signals,
outputting, by the transform module, a plurality of transformed signals,
receiving, by a plurality of filter modules which are coupled to the transform module, the plurality of transformed signals, wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, wherein for each of the plurality of filter modules, one of the two transformed signals is delayed in time before being received by the respective filter module,
processing, by each of the plurality of filter modules, the two received transformed signals,
outputting, by each of the plurality of filter modules, two processed signals,
receiving, by a parallel-to-serial module which is coupled to the plurality of filter modules, the processed signals,
combining, by the parallel-to-serial module, the received processed signals, and
outputting, by the parallel-to-serial module, a combined signal.

30. A method for operating an analysis filter bank, comprising:

receiving, by a serial-to-parallel module, an input signal,
dividing, by the serial-to-parallel module, the received input signal into a plurality of output signals,
applying a negative sign, for each even time index, one of the two output signals before it is received by the respective filter module,
receiving, by a plurality of filter modules which are coupled to the serial-to-parallel module, the plurality of output signals, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module,
processing, by each of the plurality of filter modules, the two received output signals,
outputting, by each of the plurality of filter modules, two processed signals,
receiving, by a transform module which is coupled to the plurality of filter modules, the processed signals,
transforming, by the transform module, the processed signals, and
outputting, by the transform module, a plurality of transformed signals.

31. A method for operating an analysis filter bank, comprising:

receiving, by a serial-to-parallel module, an input signal,
dividing, by the serial-to-parallel module, the received input signal into a plurality of output signals,
applying a negative sign, for each even time index, one of the two output signals before it is received by the respective filter module,
receiving, by a plurality of filter modules which are coupled to the serial-to-parallel module, the plurality of output signals, wherein each filter module of the plurality of filter modules is configured to receive two output signals from the serial-to-parallel module, wherein for each of the plurality of filter modules, one of the two transformed signals is delayed in time after being received by the serial-to-parallel module,
processing, by each of the plurality of filter modules, the two received output signals,
outputting, by each of the plurality of filter modules, two processed signals,
receiving, by a transform module which is coupled to the plurality of filter modules, the processed signals,
transforming, by the transform module, the processed signals, and
outputting, by the transform module, a plurality of transformed signals.

32. A filter bank comprising:

the analysis filter bank of claim 18; and
an synthesis filter bank, comprising, a transform module which is configured to receive a plurality of input signals outputted by said analysis filter bank, transform the plurality of input signals, and output a plurality of transformed signals, a plurality of filter modules, which are coupled to the transform module, and wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, process the two received transformed signals and output two processed signals, and a parallel-to-serial module which is coupled to the plurality of filter modules and which is configured to receive the processed signals from the plurality of filter modules, combine the received processed signals and output a combined signal.

33. A filter bank comprising:

the analysis filter bank of claim 24;
an synthesis filter bank, comprising, a transform module which is configured to receive a plurality of input signals outputted by said analysis filter bank, transform the plurality of input signals, and output a plurality of transformed signals, a plurality of filter modules, which are coupled to the transform module, and wherein each filter module of the plurality of filter modules is configured to receive two transformed signals from the transform module, process the two received transformed signals and output two processed signals, and a parallel-to-serial module which is coupled to the plurality of filter modules and which is configured to receive the processed signals from the plurality of filter modules, combine the received processed signals and output a combined signal.
Referenced Cited
U.S. Patent Documents
4800572 January 24, 1989 Nossek
7099396 August 29, 2006 Combelles
7499496 March 3, 2009 Fujii
7609611 October 27, 2009 Siohan
7724835 May 25, 2010 Naguib
8406323 March 26, 2013 Huang
8581768 November 12, 2013 Pagnanelli
8743982 June 3, 2014 Bellanger
9166858 October 20, 2015 Dandach
9209936 December 8, 2015 Jia
9240918 January 19, 2016 Siohan
9479381 October 25, 2016 Siohan
9621394 April 11, 2017 Siohan
9813276 November 7, 2017 Jungnickel
9923752 March 20, 2018 Nossek
10009078 June 26, 2018 Asakura
10027520 July 17, 2018 Zhu
10057097 August 21, 2018 Lin
10148413 December 4, 2018 Cassiau
10166388 January 1, 2019 Isik
10177947 January 8, 2019 Agee
20020150038 October 17, 2002 Sumasu
20020181388 December 5, 2002 Jain
20030063680 April 3, 2003 Nedic
20030076899 April 24, 2003 Kumar
20030123383 July 3, 2003 Korobkov
20030147655 August 7, 2003 Shattil
20030231714 December 18, 2003 Kjeldsen
20040013211 January 22, 2004 Lindskog
20040022183 February 5, 2004 Li
20040120274 June 24, 2004 Petre
20050047513 March 3, 2005 Vitenberg
20050152473 July 14, 2005 Maltsev
20050259727 November 24, 2005 Benvenuto
20070092018 April 26, 2007 Fonseka
20070211786 September 13, 2007 Shattil
20090110033 April 30, 2009 Shattil
20090198753 August 6, 2009 Benjelloun Touimi
20090207926 August 20, 2009 Huang
20110142152 June 16, 2011 Bellanger
20120127953 May 24, 2012 Kawamura
20120189036 July 26, 2012 Bellanger
20120243625 September 27, 2012 Berg
20120269234 October 25, 2012 Zhang
20140064407 March 6, 2014 Dandach
20140153675 June 5, 2014 Dandach
20140169501 June 19, 2014 Nazarathy
20140286384 September 25, 2014 Mestre Pons
20140348252 November 27, 2014 Siohan
20140348268 November 27, 2014 Siohan
20150063507 March 5, 2015 Dore
20150092885 April 2, 2015 Li
20150146770 May 28, 2015 Dore
20150171950 June 18, 2015 Phan Huy
20150180697 June 25, 2015 Phan Huy
20150215776 July 30, 2015 Moradi
20150304144 October 22, 2015 Siohan
20150304146 October 22, 2015 Yang
20160013961 January 14, 2016 Dore
20160191218 June 30, 2016 Bala
20160204822 July 14, 2016 Yu
20160211998 July 21, 2016 Sun
20160235987 August 18, 2016 Isik
20160380689 December 29, 2016 Sun
20170026205 January 26, 2017 Agee
20170078134 March 16, 2017 Nossek
20170134203 May 11, 2017 Zhu
20170141943 May 18, 2017 Nazarathy
20170170838 June 15, 2017 Pagnanelli
20170201317 July 13, 2017 Lee
20170302408 October 19, 2017 Dore
20170310505 October 26, 2017 Nadal
20170310527 October 26, 2017 Dore
20170331536 November 16, 2017 Cassiau
20170366222 December 21, 2017 Nadal
20180019905 January 18, 2018 Zhu
20190052499 February 14, 2019 Baltar
Other references
  • Dandach et al., “Design Method of OFDM/OQAM Systems Using a Weighted Time-Frequency Localization Criterion,” 18th European Signal Processing Conference (2010).
  • International Search Report and Written Opinion from International Application No. PCT/EP2016/081541 dated Jan. 31, 2017.
Patent History
Patent number: 10594531
Type: Grant
Filed: Dec 16, 2016
Date of Patent: Mar 17, 2020
Patent Publication Number: 20190052499
Assignee: Technische Universität München (München)
Inventors: Leonardo Gomes Baltar (Munich), Israa Slim (Munich), Josef A. Nossek (Iffeldorf)
Primary Examiner: James M Perez
Application Number: 16/076,957
Classifications
Current U.S. Class: Adaptive (375/232)
International Classification: H04L 27/26 (20060101);