Semiconductor devices with improved heat dissipation and method for fabricating same

The present invention is directed to improving the efficiency of removing heat from semiconductor devices. In addition, the method of manufacturing the improved devices has the potential of eliminating a key step in the traditional production process where the chips are highly susceptible to mechanical damage. A semiconductor element includes a semiconductor substrate having a heat removal side and a heat producing region, and at least one superstrate semiconductor layer defining the heat producing region. The heat removal side of the semiconductor substrate includes at least one recess region which extends closer to the heat-generating region than the remainder of the heat removal surface.

Skip to: Description  ·  Claims  · Patent History  ·  Patent History
Description
FIELD OF THE INVENTION

[0001] The present invention is directed generally to a semiconductor device, and more particularly to a device with enhanced heat dissipation and a method to enhance the extraction of heat from the semiconductor device.

BACKGROUND

[0002] Semiconductor devices are abundant today in different forms of electronic and optical systems. Current research and development trends are pushing the data rates of computer semiconductor chips to speeds well in excess of 1 Gigahertz and optical semiconductor laser diodes are being pushed to ever increasing output powers. Many other examples could be cited with similar trends, faster speeds and higher output powers. Semiconductor chips can generate sufficient internal heat to degrade their operational performance and in extreme cases may cause permanent damage to the chip. Typically, these considerations lead to restrictions on the ambient temperature ranges the devices can operate over and limitations on how the devices can be packaged. Given this, techniques have been developed to assist in cooling these devices to increase their operational range and performance. Some semiconductor chips are mounted on active devices such as thermoelectric (TE) coolers, sometimes referred to as Peltier coolers or heat pumps, which are electrically driven and actively remove heat from semiconductor devices. Typically, in the case of laser diodes, the semiconductor chip is metallized on its bottom surface and adhered to a submount, which in turn is mounted via soldering to the TE cooler. In turn, the TE cooler is typically mounted on a physically larger heat sink which dissipates thermal energy received from TE cooler.

[0003] Laser diodes have high demands for heat removal from semiconductor devices. This is because the thermal energy is generated in extremely small volumes, the active lasing region may be as small as one micron or so in the cross sectional dimension extending over a length on the order of a millimeter. Given this, the thermal energy density is extremely high and it is important to remove the heat from this region efficiently. In current manufacturing techniques, these devices are fabricated by growing the semiconductor layers on a substrate material via an epitaxial process such as molecular beam epitaxial (MBE) growth or metal organic chemical vapor deposition (MOCVD). To maintain mechanical strength and integrity during the manufacturing process, the substrate material during the growth process may be thicker than in the final product. The substrate material is mechanically ground and polished to its final thickness dimension following the growth process. This is done for two reasons.

[0004] First, hundreds, maybe even thousands, of these identical semiconductor devices are fabricated on a common substrate wafer which will need to be mechanically cut (cleaved) and separated from one another. Secondly, if the substrate material were left in its thick format the devices would be in danger of overheating and self-destructing due to the large thermal impedance across the substrate. Given this, the substrate material may be mechanically lap polished prior to cleaving. Unfortunately, some popular semiconductor materials (e.g., Indium Phosphide) are extremely brittle and are prone to shattering during the mechanical lapping process.

[0005] In view of these problems, there is a need for an improved method for enhancing the removal of heat from semiconductor devices, particularly laser diodes. There is also a need to reduce breakage of semiconductor chips in the final mechanical lapping step of fabrication.

SUMMARY OF THE INVENTION

[0006] The present invention is directed to improving the efficiency of removing heat from semiconductor devices. In addition, the method of manufacturing the improved devices has the potential of eliminating a key step in the traditional production process where the chips are highly susceptible to mechanical damage. One embodiment of the invention is directed to a semiconductor element which includes a semiconductor substrate having a heat removal side and a heat producing region, and at least one superstrate semiconductor layer defining the heat producing region. The heat removal side of the semiconductor substrate includes at least one recess region which extends closer to the heat-generating region than the remainder of the heat removal surface.

[0007] Another embodiment of the invention is directed to a semiconductor wafer which includes at least one superstrate layer defining a plurality of heat producing regions and a heat removal side opposite the at least one superstrate layer. The heat removal side includes a plurality of heat removal recess regions on the heat removal side below the heat producing regions and a plurality of cleavage recess regions defining cleavage lines where the wafer substrate is to be cleaved.

[0008] Another embodiment of the invention is directed to a method of manufacturing a semiconductor substrate which includes forming at least one recess region on a first side of the semiconductor substrate at a position corresponding to a heat producing region and forming superstrate layers on a second side of the semiconductor substrate to define the heat producing region.

[0009] The above summary of the present invention is not intended to describe each illustrated embodiment or every implementation of the present invention. The figures and the detailed description which follow more particularly exemplify these embodiments.

BRIEF DESCRIPTION OF THE DRAWINGS

[0010] The invention may be more completely understood in consideration of the following detailed description of various embodiments of the invention in connection with the accompanying drawings, in which:

[0011] FIG. 1 illustrates a semiconductor laser diode module where the output optical energy is focused into a fiber optic element via a coupling lens;

[0012] FIG. 2 illustrates one embodiment of the substrate geometry wherein the bottom surface of the substrate consists of a series of metal-filled recess regions;

[0013] FIG. 3 illustrates an alternative embodiment of the substrate geometry where a single metal-filled channel runs underneath the lasing region and the semiconductor chip has been mechanically cleaved in the vicinity of an un-filled recess region intentionally designed for that purpose;

[0014] FIG. 4 illustrates a bottom view of the substrate shown in FIG. 3, depicting the metal-filled channel, in this case a Square-off groove, running along the length of the semiconductor chip;

[0015] FIG. 5 illustrates an alternative embodiment of the geometry and distribution of metal-filled recess regions on the bottom of the semiconductor chip;

[0016] FIG. 6 illustrates an end-on view of a partially processed semiconductor wafer; and

[0017] FIG. 7 illustrates an end-on view of a semiconductor element.

[0018] FIG. 8 illustrates a bottom view of a semiconductor wafer substrate with a series of horizontal and vertical rows of discrete recess regions.

[0019] While the invention is amenable to various modifications and alternative forms, specifics thereof have been shown by way of example in the drawings and will be described in detail. It should be understood, however, that the intention is not to limit the invention to the particular embodiments described. On the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.

DETAILED DESCRIPTION

[0020] The present invention is applicable to semiconductor devices, and is believed to be particularly suited to semiconductor laser diodes. The approach presented here may also simplify the manufacturing process for fabricating these devices.

[0021] The semiconductor device includes one or more recess regions or channels protruding into the bottom surface of the substrate material which would otherwise be flat. The recess regions or channels may be filled with a metal, metal alloy, or other material of high thermal conductivity to generate low resistance pathways through the substrate for thermal energy generated on the other side of the substrate.

[0022] According to some embodiments of the present invention, metal reinforcements protrude into the recess regions of the semiconductor chip, giving added mechanical integrity to the semiconductor device. The chip may therefore be manufactured in a thinner format, possibly eliminating the grinding step where mechanical breakage can occur.

[0023] An embodiment of a laser module 100 is schematically illustrated in FIG. 1. A semiconductor laser 102 is formed from a number of superstrate layers 104 formed over a substrate 106. The superstrate layers 104 include an active layer 108, which may be a quantum well active layer. The superstrate layers 104 may also include layers that provide optical confinement of laser light within the laser 102 in the vertical and/or horizontal direction. The substrate 106, whose lower surface 110 is typically metallized, may be soldered to a submount 112 which is, in turn attached to a heatsink unit 114. Laser 102 may also be mounted directly to the heatsink unit 114, without an intervening sub-mount 112.

[0024] The heatsink unit 114 may include a passive heatsink, or may include an active heatsink, for example a thermo-electric (TE) cooler. Where an active heatsink is used, the active heatsink may also be thermally coupled to a passive heatsink. The optical output 116 from the laser 102 may be coupled to an optical fiber 118 via a focusing system 120 having one or more lenses, or may be coupled directly into a lensed fiber.

[0025] The substrate 106 may be formed from any suitable material used as a substrate for semiconductor lasers. Common substrate materials include gallium arsenide (GaAs) and indium phosphide (InP), although other types of materials may also be used, and the scope of the invention is not intended to be limited to the materials listed herein. The choice of semiconductor material for the substrate 106 is largely dependent on the desired operational wavelength of the laser 102. For wavelengths in the visible to near infra-red regimes, GaAs is commonly used, whereas InP is commonly used for lasers whose output is in the range 1.4-1.6 &mgr;m, a wavelength range useful for many optical communications applications. FIG. 2 is an enlarged end-on view of one particular embodiment of a laser diode 200, not drawn to scale. For this embodiment, transverse optical confinement is provided by a ridge waveguide 205. One or more bonding pads 202 may be positioned to the side of the ridge 205. It will be appreciated that transverse optical confinement may be provided using other approaches, for example a buried heterostructure, or the like. The bottom surface of the substrate 206 may have a metallization layer 212 and may have a series of recess regions 208. The recess regions 208 may be filled with a metal, metal alloy, or other highly thermal conductive material, to enhance heat transfer from the region of the laser diode 200 that generates heat, through the substrate 206 to the metallization layer 212.

[0026] Although the recess regions 208 are depicted as a series spanning the width of the substrate 206, this is not a necessary condition, and the recess regions 208 may, for example extend across a smaller portion of the substrate 206. For one particular example, the one or more recess regions 208 are disposed only under the active region 210. Also, the recess regions 208 may take on different shapes. These shapes are typically defined by the etching techniques and chemical composition of the substrate 206. For example, H2SO4-H2O2 chemistries have been used to etch GaAs substrates forming V-groove type geometries. Similarly, HCl-H3PO4 chemistries are suitable for etching InP materials, and depending on the substrate crystal orientation may produce V-groove, squared-off, or rounded type recesses.

[0027] Another embodiment of a laser diode 300 is depicted in FIG. 3, which shows an end-on view of the substrate 306 with a single squared-off metal-filled recess region 308. The bottom surface of the substrate 306 may have a metallization layer 312. Bonding pads 302 are typically situated on either side of the ridge waveguide 305. The recess region 308 may be a channel running underneath the active region 310, along the length of the laser diode 300. As shown in FIG. 3, again not to scale, the width W2 of the metal-filled recess region 308 may be larger than the width W1 of the active region 310. Typical dimensions for the width W1 of the active region 310 for a laser diode may be one to five microns, whereas the width W2 of the metal-filled recess region 308 may extend up to and beyond one hundred microns. It may be appreciated that in the case where W2 is larger than W1, this may aid in the manufacturing process to ensure the metal-filled recess region 308 is located directly underneath the active region 310. Locations A and B depict positions where the substrate has been mechanically cleaved through un-filled recess regions. The recesses at locations A and B may be formed by appropriate masking and etching processes, and preserved unfilled during the metallizaton phase via masking.

[0028] FIG. 4 illustrates an oblique bottom view of a semiconductor laser 400, with a squared-off type recess 408 or channel which may run along the entire bottom surface of the substrate 406. In this particular embodiment, the channel 408 is illustrated to be filled with a highly thermally conductive material, for example a metal or metal alloy. The channel 408 may extend over the length of the substrate 406, or may extend over only a portion of the substrate 406.

[0029] Different channel shapes, for example, V-groove, circular, elliptical and the like, may be formed by varying the etchant chemistry and by etching along different crystalline planes in the substrate 406. Also, the depth of the channel may be varied by increasing the time duration of the etching process, thereby controlling the proximity of the metal-filled channel 408 to the active region 410. Typically, the entire bottom surface of the substrate 406 would have a metallization layer; this metallization layer has intentionally been left out of FIG. 4 to highlight the placement and geometrical shape of the metal-filled recess region 408. This embodiment is particularly advantageous for substrates carrying laser diode structures where the heat may be generated in small volumes and efficient removal of the heat may extend the life and increase the operational performance of the laser 400.

[0030] FIG. 5 illustrates an oblique bottom view of a semiconductor device 500, depicting another embodiment for the geometry and distribution of recess regions 508. The surface aperture 510 for each recess region 508 may take on a different geometrical shape (for example circular, elliptical or the like) Furthermore, the cross sectional shape of the recess 508 extending into the substrate 506 may be varied, and, for example, may be rounded (as illustrated), a squared-off well, or triangular. Also, the recess may or may not be provided with a thermally conductive material, such as a metal or metal alloy, depending on the function of the recess 508. Where the recess 508 is used to control the position of a cleavage plane, the recess 508 may not be metallized. On the other hand, the provision of a metal or metal alloy in the recess 508 results in the ability to efficiently extract heat through the substrate 506. Typically, the entire bottom surface of the substrate 506 would have a metallization layer, this metallization layer has intentionally been left out of FIG. 5 to highlight the placement and geometrical shape of the surface apertures 510. Different size, number, and location of the surface apertures 510 and recess regions 508 may be fabricated and alternative recess region geomerties 508 may be produced by varying the ecthant chemistry and etching along different crystalline planes in the substrate 506.

[0031] FIG. 6 illustrates an end-on view of a partially processed semiconductor wafer 600. Shown are two side-by-side laser diodes on a common substrate 606. Each laser diode may have a ridge waveguide 605 and bonding pads 602 on either side of their respective active region 610. The bottom surface of the substrate 606 may have a metallization layer 612 over all or part of its bottom surface. The substrate 606 may also have metal-filled 608 and non metal-filled 609 recess regions on its bottom surface. The metal-filled recess regions 608, provided for increased heat transfer, through the substrate 606, may take on different geometrical shapes, for example V-groove, squared-off, rounded-off or the like. The non metal-filled recess regions 609 may be manufactured by appropriate masking prior to the metallization phase. The laser diodes may ultimately be separated via mechanical cleaving which may be initiated at the site of the non metal-filled recess region 609. Different size and geometries for the unfilled recess region 609 may be realized by varying the etchant chemistry and etching along different crystalline planes of the substrate 606. The unfilled recess regions 609 may be formed into a pattern as illustrated in FIG. 8, below.

[0032] An embodiment of a semiconductor element 700 is illustrated in FIG. 7. The substrate 706 may be formed from any suitable material used as a substrate for laser diodes, light emitting diodes (LED's), computer chips, semiconductor switching elements, or semiconductor digital signal-processing (DSP) elements, or other types of semiconductor elements that generate heat. Common substrates for these devices include silicon, germanium, silicon carbide, and gallium nitride, although other types of materials may also be used, and the scope of the invention is not intended to be limited to the materials listed herein. The superstrate layers 704 include a heat-producing region 708, which may contain one or more active devices such as a diode junction, transistor, and the like. The bottom of the substrate 706 is typically metallized and serves as the heat removal surface 710 for the semiconductor element 700. The heat removal surface 710 may include one or more metal-filled recess regions 716 or channels to reduce the thermal resistance between the heat producing region 708 and the heat removal surface 710. The substrate 706 may be soldered, or otherwise attached, to the submount unit 712 which is, in turn attached to a heat sink unit 714. The semiconductor element 700 may also be mounted directly to the heat sink unit 714, without an intervening submount 712. Adhesion of the substrate 706 to the submount 712 or directly to the heat sink 714 may be accomplished by soldering, by using a thermally conductive epoxy or some other suitable method.

[0033] FIG. 8 illustrates a bottom view of a semiconductor wafer substrate 800 with a series of horizontal 802 and vertical 804 rows of discrete recess regions, for example the unfilled recess regions 609 illustrated in FIG. 6. These recess regions may provide horizontal and vertical cleavage lines where the wafer substrate 800 is to be cleaved.

[0034] As noted above, the present invention is applicable to semiconductor devices and is believed to be particularly useful in semiconductor laser diodes. Accordingly, the present invention should not be considered limited to the particular examples described above, but rather should be understood to cover all aspects of the invention as fairly set out in the attached claims. Various modifications, equivalent processes, as well as numerous structures to which the present invention may be applicable will be readily apparent to those of skill in the art to which the present invention is directed upon review of the present specification.

[0035] For example, it will be appreciated that semiconductor computer chips are running at higher and higher processing speeds, and consuming and dissipating more thermal energy. Concurrently, microprocessor driven devices are becoming smaller and smaller and thermal considerations are a natural consequence.

Claims

1. A semiconductor element, comprising:

a semiconductor substrate having a heat removal side and a heat producing region, at least one superstrate semiconductor layer defining the heat producing region, the heat removal side including at least one recess region, the at least one recess region extending closer to the heat generating region than the remainder of the heat removal surface outside the at least one recess region.

2. A semiconductor element as recited in claim 1, further comprising a submount, the heat removal side of the substrate being attached to a first side of the submount.

3. A semiconductor element as recited in claim 2, further comprising a metallic layer between the heat removal side of the substrate and the submount, the metallic layer substantially filling spaces between the at least one recess region of the heat removal side and the submount.

4. A semiconductor element as recited in claim 2, further comprising a heat conducting epoxy layer between the heat removal side of the substrate and the submount, the heat conducting epoxy substantially filing spaces between the at least one recess region of the heat removal side and the submount.

5. A semiconductor element as recited in claim 2, further comprising a heatsink attached to a second side of the submount.

6. A semiconductor element as recited in claim 1, further comprising a metallic coating on the heat removal side of the semiconductor substrate, the metallic coating extending into the at least one recess region.

7. A semiconductor element as recited in claim 1, wherein the at least one superstrate layer defines an elongated heat producing region and the at least one recess region includes an elongated groove on the heat removal side of the substrate corresponding to the heat producing region.

8. A semiconductor element as recited in claim 7, wherein the at least one superstrate layer includes an active region of a semiconductor laser diode, and the elongated groove extends under, and parallel to, the active region of the semiconductor laser.

9. A semiconductor element as recited in claim 1, wherein the heat producing region is part of a semiconductor light emitting diode.

10. A semiconductor element as recited in claim 1, wherein the heat producing region is part of a computer chip.

11. A semiconductor element as recited in claim 1, wherein the heat producing region is part of a semiconductor-switching element.

12. A semiconductor element as recited in claim 1, wherein the heat producing region is part of a semiconductor signal-processing element.

13. A semiconductor wafer, comprising:

a semiconductor wafer substrate having at least one superstrate semiconductor layer defining a plurality of heat producing regions and a heat removal side opposite the at least one superstrate layer, the heat removal side including a plurality heat removal recess regions on the heat removal side below the heat producing regions and a plurality of cleavage recess regions defining cleavage lines where the wafer substrate is to be cleaved.

14. A semiconductor wafer as recited in claim 13, further comprising a metallic layer disposed over at least part of the heat removal side.

15. A semiconductor wafer as recited in claim 14, wherein the metallic layer extends into spaces formed by the heat removal recess regions.

16. A semiconductor wafer as recited in claim 15, wherein the metallic layer fills the spaces formed by the heat removal recess regions.

17. A semiconductor wafer as recited in claim 13, wherein the at least one superstrate layer defines a plurality of semiconductor laser active regions and the plurality of cleavage recess regions define individual laser elements formed on the semiconductor wafer.

18. A semiconductor wafer as recited in claim 17, wherein the plurality of heat removal recess regions includes elongated channels disposed below, and parallel to, respective active regions of the semiconductor laser active regions.

19. A method of manufacturing a semiconductor substrate, comprising:

forming at least one recess region on a first side of the semiconductor substrate at a position corresponding to a heat producing region; and
forming superstrate layers on a second side of the semiconductor substrate to define the heat-producing region.

20. A method as recited in claim 19, further comprising metallizing the first side of the semiconductor substrate.

21. A method as recited in claim 20, wherein metallizing the first side of the semiconductor substrate includes filling the at least one recess region with metal.

22. A method as recited in claim 19, wherein forming superstrate layers on the second side of the semiconductor substrate includes forming at least one semiconductor laser active region as the heat producing region on the second side of the substrate.

23. A method as recited in claim 22, wherein forming the at least one recess region includes forming one or more recesses on the first side of the semiconductor substrate below the at least one laser active region.

24. A method as recited in claim 22, wherein forming the one or more recesses below the laser active region includes forming a respective elongated channel recess for the at least one laser active region.

25. A method as recited in claim 19, wherein the substrate comprises a semiconductor wafer and further comprising forming grooves on the first side of the semiconductor wafer to define cleavage areas of the wafer.

26. A method as recited in claim 25, further comprising cleaving the semiconductor wafer along the grooves formed on the first side of the semiconductor wafer to form individual semiconductor elements.

27. A method as recited in claim 26, further comprising mounting one or more of the semiconductor elements on respective submounts.

Patent History
Publication number: 20040026779
Type: Application
Filed: Aug 12, 2002
Publication Date: Feb 12, 2004
Patent Grant number: 7692289
Applicant: ADC Telecommunications, Inc. (Eden Prairie, MN)
Inventors: Li Cai (Shakopee, MN), James M. Van Hove (Eagan, MN), Amanda Jo Jepson (Monticello, MN)
Application Number: 10217089
Classifications
Current U.S. Class: With Provision For Cooling The Housing Or Its Contents (257/712)
International Classification: H01L023/34;