Clock divider and clock dividing method for a DLL circuit

A clock divider for a DLL circuit can reduce the power consumption by reducing the number of times of phase comparison in the DLL circuit when a synchronous memory device is in a power-down mode. The clock divider includes M dividers connected in series, and a power-down controller for receiving an output signal of the (M−1)-th divider and an output signal of the M-th divider and selectively outputting the output signals. The respective dividers divide a frequency of a clock signal inputted to the respective dividers into ½, and the output signal of the power-down controller has a frequency obtained by dividing the frequency of the clock signal inputted to the first divider into ½M or ½(M−1) in accordance with a logic level of a control signal. The output signal of the third divider is selected in the same manner as the conventional clock divider in the case that the memory device is in a non-power-down mode, but the output signal of the fourth divider is selected in the case that the memory device is in the power-down mode in which the power consumption of the memory device is reduced, thereby reducing the current loss of the DLL circuit.

Skip to: Description  ·  Claims  · Patent History  ·  Patent History
Description
BACKGROUND OF THE INVENTION

[0001] 1. Field of the Invention

[0002] The present invention relates to a DLL (Delay Lock Loop) circuit, and more particularly to a clock divider and a clock dividing method for a DLL circuit which can reduce a power consumption when a synchronous memory device is kept in a power-down mode that corresponds to a low power consumption state.

[0003] 2. Description of the Prior Art

[0004] As generally known in the art, in a synchronous memory device (hereinafter referred to as a memory device), an internal clock signal is used in order to adjust an operation timing of the memory device and to prevent malfunction of the memory device. In the case that an externally inputted clock is used inside a typical memory device, a time delay occurs. A DLL (Delay Lock Loop) circuit is a circuit which synchronizes a phase of an internal clock of the memory device with a phase of the externally inputted clock in order to control such a time delay.

[0005] FIG. 1 is a block diagram of a general DLL circuit.

[0006] As illustrated in FIG. 1, the DLL circuit includes a clock buffer unit 100 for receiving an external clock signal, a clock divider 110 for dividing an output signal of the clock buffer unit 100, a delay unit 130 and a delay model 150 for delaying an output signal of the clock divider 110 for a predetermined time, a phase comparator 120 for comparing a phase of an output signal of the delay model 150 with a phase of the output signal of the clock divider 110, and a DLL signal driving unit 140 for receiving output signals of the delay unit 130 and outputting an internal clock signal used in the memory device.

[0007] Clock buffers 101 and 102 of the clock buffer unit 100 are buffer circuits that convert a potential level of the externally inputted clock signals CLK and /CLK into a potential level used inside the memory device. Generally, the clock buffers of the memory device are activated by a clock enable signal CKE (not illustrated).

[0008] The clock divider 110 receives and divides the output signal Rise_clk of the clock buffer 102. The clock divider 110 divides the frequency of the clock signal Rise_clk into ½M (here, M is the number of dividers), and outputs two output signals S2 and S3. The output signal S2 is an inverted signal of the output signal S3. The output signal S2 of the clock divider 110 is applied to the phase comparator 120 after being delayed for a predetermined time through a third delay line and the delay model 150. For reference, the delay model 150 is a dummy delay unit for compensating for a phase difference between the output signal S3 and an output signal (i.e., feedback signal).

[0009] The phase comparator 70 compares the phase of the output signal S3 of the clock divider with the phase of the output signal (i.e., feedback signal) of the delay model 150, and reduces the time difference between the two output signals.

[0010] The output signal of the phase comparator 120 is applied to a shift controller of the delay unit. If the phase difference is 0, the shift controller outputs a DLL_lockb signal so that a shift register maintains its present state. On the contrary, if there exists any phase difference, the shift controller controls the shift register to adjust a delay time of the third delay line. An output signal SR of the shift controller makes the shift register shift to the right, and another output signal SL of the shift controller makes the shift register shift to the left. First and second delay lines delay output signals Rise_clk and Fall_clk of the clock buffers 101 and 102 for a predetermined time under the control of the shift controller, and provide corresponding output signals, i.e., an input rising clock irclk and an input falling clock ifclk. The first to third delay lines are composed of a logic circuit having a very short delay time to reduce a jitter.

[0011] The first and second DLL signal drivers of the DLL signal driving unit 140 are buffers for providing DLL clock signals used in the memory device. Accordingly, output signals, i.e., a rising clock_dll rclk_dll and a falling clock_dll fclk_dll, of the first and second DLL signal drivers 140 are used as the internal clock signals.

[0012] The DLL circuit compensates for the time difference between the externally inputted clock signal CLK and the internal clock signal. Accordingly, the output signals, i.e., the rising clock_dll rclk_dll and the falling clock_dll fclk_dll, of the first and second DLL signal drivers, which are the internal clock signals of the memory device, are synchronized with the external clock CLK through the DLL circuit.

[0013] FIG. 2 illustrates a circuit diagram of the clock divider illustrated in FIG. 1.

[0014] The clock divider 110 includes first to third dividers 200, 201 and 220, which are connected in series. That is, an output signal of the first divider 200 is applied to an input terminal of the second divider 210, and an output signal of the second divider is applied to an input terminal of the third divider 220. In FIG. 2, the signal S1 corresponds to the signal Rise_clk in FIG. 1, and the signal S2 is an inverted signal of the signal S3.

[0015] The first divider outputs a clock signal A, which is obtained by dividing the frequency of the clock input signal S1 into ½. The second divider outputs a clock signal B, which is obtained by dividing the frequency of the output signal A of the first divider into ½. Accordingly, the frequency of the output signal B of the second divider is ¼ of the frequency of the clock input signal S1. The third divider outputs a clock signal C, which is obtained by dividing the frequency of the output signal B of the second divider into ½. Accordingly, the frequency of the output signal C of the third divider is ⅛ of the frequency of the clock input signal S1. This clock divider is called a ⅛-clock divider. As shown in FIG. 3, the duty rates of the output signals of the first to third dividers are not-identical, but the duty rates can be modified if needed.

[0016] The respective divider circuit of FIG. 2 is composed of NAND gates, but many modifications thereof can be made by those skilled in the art.

[0017] FIG. 3 is a timing diagram of the clock divider illustrated in FIG. 2.

[0018] As show in FIG. 3, the period of the clock signal S1 applied to the first divider is tCK. The frequency of the output signal A of the first divider is ½ of the frequency of the clock signal S1, and the width of the high-level pulse signal is the same as the period of the clock signal S1. Also, the ⅛-clock divider outputs an output signal S2 of which the width of a low-level pulse signal is tCK. As show in FIG. 3, the output signals S2 and S3 of the conventional clock divider are not controlled by an externally inputted clock enable signal CKE, and thus they are processed irrespective of the state of the memory device. Accordingly, even in the case of a power-down mode in which the power consumption of the memory device is reduced, the output waveform of the clock divider becomes the same as that in a non-power-down mode of the memory device. For this reason, the DLL circuit consumes the same amount of current as that in the non-power-down mode even though the memory device is in the power-down mode.

[0019] Generally, in the case that the memory device is in the power-down mode, the power supply of the memory device is stabilized. Thus, it does not cause big problem even if the number of times of phase comparison is reduced in the power-down mode in comparison to that in the non-power-down mode.

[0020] As described above, the conventional DLL circuit has the drawbacks that even if the memory device is in the power-down mode, the DLL circuit generates the internal clock signal, which is to be used inside the memory device, in the same manner as in the non-power-down mode, and this causes an unnecessary current consumption.

SUMMARY OF THE INVENTION

[0021] Accordingly, the present invention has been made to solve the above-mentioned problems occurring in the prior art, and an object of the present invention is to provide a clock divider for a DLL circuit which can reduce the power consumption by reducing the number of times of phase comparison in the DLL circuit when a memory device is in a power-down mode.

[0022] In order to accomplish this object, there is provided a clock divider for a DLL (Delay Lock Loop) circuit which can reduce the number of times of phase comparison in a phase comparator by dividing an external input clock into ½(M−1) (where, M is the number of dividers) in the case that a memory device is in a non-power-down mode and by dividing the external input clock into ½M in the case that the memory device is in a power-down mode.

[0023] In one aspect of the present invention, there is provided a clock divider for a DLL circuit comprising M dividers connected in series, and a power-down controller for receiving an output signal of the (M−1)-th divider and an output signal of the M-th divider and selectively outputting the output signals, wherein the respective dividers divide a frequency of a clock signal inputted to the respective dividers into ½, and the output signal of the power-down controller has a frequency obtained by dividing the frequency of the clock signal inputted to the first divider into ½M or ½(M−1) in accordance with a logic level of a control signal.

[0024] In the present invention, if the logic level of the control signal is a first state (high level), the output signal of the power-down controller becomes the output of the (M−1)-th divider, and if the logic level of the control signal is a second state (low level), the output signal of the power-down controller becomes the output of the M-th divider.

[0025] In the present invention, a pulse width of a high-level state of the output signal of the first divider is the same as a period of the input signal of the first divider, and a pulse width of a low-level state of output signals of the second to M-th dividers is the same as the period of the input signal of the first divider.

[0026] In another aspect of the present invention, there is provided a clock dividing method for a DLL circuit of a synchronous memory device for synchronization of an external input clock with an internal input clock, the method comprising the steps of selectively outputting an output signal of a (M−1)-th divider and an output signal of an M-th divider among M dividers, connected in series, for respectively dividing a frequency of the input clock signal into ½.

BRIEF DESCRIPTION OF THE DRAWINGS

[0027] The above and other objects, features and advantages of the present invention will be more apparent from the following detailed description taken in conjunction with the accompanying drawings, in which:

[0028] FIG. 1 is a block diagram of a general DLL circuit;

[0029] FIG. 2 is a circuit diagram of a clock divider illustrated in FIG. 1;

[0030] FIG. 3 is a timing diagram of the clock divider illustrated in FIG. 2;

[0031] FIG. 4 is a circuit diagram of a clock divider according to the present invention; and

[0032] FIG. 5 is a timing diagram of the clock divider illustrated in FIG. 4.

DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

[0033] Hereinafter, a preferred embodiment of the present invention will be described with reference to the accompanying drawings. In the following description and drawings, the same reference numerals are used to designate the same or similar components, and so repetition of the description on the same or similar components will be omitted.

[0034] FIG. 4 is a circuit diagram of a clock divider according to the present invention.

[0035] As illustrated in FIG. 4, the clock divider for a DLL circuit according to the present invention includes first to fourth dividers 400, 410, 420 and 430 and a power-down controller 500.

[0036] The first to fourth dividers have the same construction using NAND gates. For reference, diverse modifications of the clock divider can be made by those skilled in the art.

[0037] As shown in FIGS. 4 and 5, the first divider 400 divides an input signal S1, and outputs a clock signal A having a frequency that is ½ of the frequency of the input signal. That is, the period of the output clock signal of the first divider is twice the period of the input clock signal of the first divider. Accordingly, the pulse width of the high-level state of the output signal of the first divider is the same as the period of the input clock signal of the first divider.

[0038] The second divider 410 divides the input clock signal A, and outputs a clock signal B having a frequency that is ½ of the frequency of the input clock signal. That is, the period of the output clock signal of the second divider is twice the period of the input clock signal of the second divider. As illustrated in FIGS. 4 and 5, the pulse width of the low-level state of the output signal of the second divider is the same as the period of the input clock signal of the first divider.

[0039] The third divider 420 divides the input clock signal B, and outputs a clock signal C having a frequency that is ½ of the frequency of the input clock signal. That is, the period of the output clock signal of the third divider is twice the period of the input clock signal of the third divider. As illustrated in FIGS. 4 and 5, the pulse width of the low-level state of the output signal of the third divider is the same as the period of the input clock signal of the first divider.

[0040] The fourth divider 430 divides the input clock signal C, and outputs a clock signal D having a frequency that is ½ of the frequency of the input clock signal. That is, the period of the output clock signal of the fourth divider is twice the period of the input clock signal of the fourth divider. As illustrated in FIGS. 4 and 5, the pulse width of the low-level state of the output signal of the fourth divider is the same as the period of the input clock signal of the first divider.

[0041] The power-down controller 500 receives the output clock signals of the third and fourth dividers 420 and 430, and selects and outputs one of the output clock signals of the third and fourth dividers according to the logic level of the clock enable signal CKE that is the control signal.

[0042] An example of the power-down controller is illustrated in FIG. 4. As illustrated, the power-down controller comprises two transmission gates 510 and 520. Each transmission gate is composed of a PMOS transistor and an NMOS transistor connected in parallel. The on/off operation of the transmission gate is controlled by the clock enable signal CKE. If one transmission gate is turned on, the other transmission gate is turned off. As illustrated in FIG. 4, the output clock signal of the third divider is applied to the transmission gate 510, and the output clock signal of the fourth divider is applied to the transmission gate 520. If the clock enable signal CKE that is the control signal is in a high level, the transmission gate 510 is turned on, and if the clock enable signal CKE is in a low level, the transmission gate 520 is turned on. Accordingly, in the case that the clock enable signal CKE is in the high level, the waveform of the output signal S3 of the power-down controller is the same as the waveform of the output clock signal C of the third divider. In the case that the clock enable signal CKE is in the low level, the waveform of the output signal S3 of the power-down controller is the same as the waveform of the output clock signal D of the fourth divider.

[0043] In the embodiment of the present invention, the clock divider comprises four dividers and a power-down controller. However, the number of dividers may be increased to more than 5, or may be decreased to 2 or 3 as needed.

[0044] As described above, the clock divider for a DLL circuit according to the present invention can selectively output one of the output clock signal C of the third divider and the output clock signal D of the fourth divider according to the clock enable signal that is the control signal. Accordingly, by applying the clock divider according to the present invention to a DLL circuit, the output signal of the third divider is selected in the same manner as the conventional clock divider in the case that the memory device is in the non-power-down mode, but the output signal of the fourth divider is selected in the case that the memory device is in the power-down mode in which the power consumption of the memory device is reduced, thereby reducing the current loss of the DLL circuit.

[0045] Although preferred embodiments of the present invention have been described for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims.

Claims

1. A clock divider for a dll (delay lock loop) circuit of a synchronous memory device for synchronization of an external input clock with an internal input clock, the clock divider comprising:

M (where M is an integer that is larger than 2) dividers connected in series; and
a power-down controller for receiving an output signal of the (M−1)-th divider and an output signal of the M-th divider, and selectively outputting the output signals;
wherein the respective dividers divide a frequency of a clock signal inputted to the respective dividers into {fraction (1/2)}.

2. The clock divider as claimed in claim 1, wherein the output signal of the power-down controller has a frequency obtained by dividing the frequency of the clock signal inputted to the first divider into ½M or ½(M−1) in accordance with a logic level of a control signal.

3. The clock divider as claimed in claim 2, wherein if the logic level of the control signal is a first state (high level), the output signal of the power-down controller becomes the output of the (M−1)-th divider, and if the logic level of the control signal is a second state (low level), the output signal of the power-down controller becomes the output of the M-th divider.

4. The clock divider as claimed in claim 3, wherein the control signal is a clock enable signal used in the synchronous memory device.

5. The clock divider as claimed in claim 1, wherein a pulse width of a high-level state of the output signal of the first divider is the same as a period of the input signal of the first divider, and a pulse width of a low-level state of output signals of the second to M-th dividers is the same as the period of the input signal of the first divider.

6. The clock divider as claimed in claim 4, wherein the power-down controller comprises two transmission gates, and the two transmission gates are selectively turned on/off according to the control signal.

7. A clock dividing method for a DLL (Delay Lock Loop) circuit of a synchronous memory device for synchronization of an external input clock with an internal input clock, the method comprising the steps of:

selectively outputting an output signal of a (M−1)th divider and an output signal of an M-th divider among M dividers, connected in series, for respectively dividing a frequency of the input clock signal into {fraction (1/2)}.

8. The clock divider as claimed in claim 2 wherein a pulse width of a high-level state of the output signal of the first divider is the same as a period of the input signal of the fiLst divider, and a pulse width of a low-level state of output signals of the second to M-th dividers is the same as the period of the input signal of the first divider.

9. The clock divider as claimed in claim 8, wherein the power-down controller comprises two transmission gates, and the two transmission gates are selectively turned on/off according to the control signal.

10. The clock divider as claimed in claim 3 wherein a pulse width of a high-level state of the output signal of the first divider is the same as a period of the input signal of the first divider, and a pulse width of a low-level state of output signals of the second to M-th dividers is the same as the period of the input signal of the first divider.

11. The clock divider as claimed in claim 10, wherein the power-down controller comprises two transmission gates, and the two transmission gates are selectively turned on/off according to the control signal.

12. The clock divider as claimed in claim 4 wherein a pulse width of a high-level state of the output signal of the first divider is the same as a period of the input signal of the first divider, and a pulse width of a low-level state of output signals of the second to M-th dividers is the same as the period of the input signal of the first divider.

Patent History
Publication number: 20040212406
Type: Application
Filed: Nov 4, 2003
Publication Date: Oct 28, 2004
Inventor: Hea Suk Jung (Seoul)
Application Number: 10701306
Classifications
Current U.S. Class: Frequency Division (327/117)
International Classification: H03B019/00;