SYSTEM AND METHOD FOR BIASING ELECTRICAL CIRCUITS
A bias system is disclosed including a calibration bus to which a controller, a reference bias source, a master bias source, and first and second slave bias sources are coupled. The controller varies a control code sent over the calibration bus to the master bias source until a particular control code is found that causes the bias signal of the master bias source to equal a desired bias value which is provided by the reference bias source. The controller then sends the particular control code to the first and second slave bias sources to cause the first and second slave bias sources to generate a bias signal having the same desired bias value as the master bias source. Isolation between load circuits coupled to the first and second bias sources is thus enhanced while providing low noise, stable operation
Latest Silicon Laboratories Inc. Patents:
- Interrupt driven reconfiguration of configurable receiver front end module
- Improving accuracy of round-trip time (RTT) in high accuracy distance measurements (HADM)
- System and method for detecting of channel conditions and channel estimation in an orthogonal frequency division multiplexing (OFDM) receiver
- Providing a single filter for transmit and receive modes
- Concurrent listening
The disclosures herein relate generally to biasing electrical circuits and more particularly to biasing multiple stage electrical circuits.
BACKGROUNDMany high performance radio frequency (RF) and analog circuits need precision bias circuits to operate properly. Desirable bias circuit characteristics include low noise, low drift, high accuracy and substantial isolation from stage to stage. It is also desirable that bias circuits be adjustable. Adjustability in the bias circuit is especially relevant to RF circuits which often exhibit parasitics that can not be simulated when the RF circuit is fabricated in an integrated circuit form. Parasitics such as unintended capacitive, inductive and conductive effects can degrade a circuit's performance. An adjustable bias circuit is desirable to compensate for these unforeseen parasitics after manufacture.
One problem with analog-based bias networks is that high power dissipation and large silicon area consumption are often needed to obtain high accuracy, low noise and other high performance characteristics. Moreover, analog bias networks are not easily adjusted once they are fabricated. Another problem encountered with analog-based bias networks is that when a common bias source is used to bias multiple circuit stages, this tends to provide undesired coupling between the stages. For example, if two RF amplifiers are biased by a common voltage source or current source, this tends to result in undesired linkage between the two stages.
What is needed is a way to bias a circuit in a manner which permits adjustment of the bias while reducing undesired coupling among load circuits coupled to the bias circuit.
SUMMARYAccordingly, in one embodiment, a method is disclosed for supplying bias including generating, by a reference bias source, a reference bias signal having a desired bias value. The method also includes calibrating an adjustable master bias source by sending the adjustable master bias source a control code which causes the adjustable master bias source to generate a master bias signal having the desired bias value. The method further includes calibrating adjustable slave bias sources by sending the control code to the adjustable slave bias sources to cause the adjustable slave bias sources to generate respective slave bias signals having the desired bias value.
In another embodiment, a bias system is disclosed including a calibration bus and a reference bias source, coupled to the calibration bus, to generate a bias signal having a desired bias value. The bias system also includes an adjustable master bias source, coupled to the calibration bus, to receive a control code which causes the adjustable master bias source to generate a master bias signal having the desired bias value. The bias system further includes adjustable slave bias sources which are coupled to the calibration bus. The adjustable slave bias sources receive the control code which causes the adjustable slave bias sources to generate slave bias signals having the desired bias value.
In yet another embodiment, an integrated circuit device is disclosed which includes a calibration bus and a reference bias source that is coupled to the calibration bus. The reference bias source generates a bias signal having a desired bias value. The integrated circuit device also includes an adjustable master bias source, coupled to the calibration bus, to receive a control code which causes the adjustable master bias source to generate a master bias signal having the desired bias value. The integrated circuit device further includes adjustable slave bias sources, coupled to the calibration bus, to receive the control code to cause the adjustable slave bias sources to generate slave bias signals having the desired bias value. The integrated circuit device also includes loads coupled to the adjustable slave bias sources. Loads can also be coupled to the adjustable master bias source.
BRIEF DESCRIPTION OF THE DRAWINGSThe appended drawings illustrate only exemplary embodiments of the invention and therefore do not limit its scope, because the inventive concepts lend themselves to other equally effective embodiments.
Both current source 100 and voltage source 150 provide good low noise performance while consuming relatively small wafer area and providing low power consumption. However, these sources tend to be highly inaccurate. The output current and output voltage both depend on the transition voltage, VT, and tend to be highly process and temperature dependent. This tends to make current source 100 and voltage source 150 unusable for precision bias applications.
If a calibrated analog voltage such as VO of
Bias system 300 operates as follows. For this example, it is assumed that reference source circuits 311 and 312 are each accurate but noisy voltage sources. Digital control and SAR state machine 350, referred to for convenience as controller 350, provide master source circuits 331 and 332 respective CALCODE signals over CALCODE line or bus 325, instructing master source circuits 331 and 332 to assume the same output voltage exhibited by reference circuits 311 and 312, respectively. In this manner the output voltages of master source circuits 331 and 332 are accurate and low noise voltages. Master source circuits 331 and 332 are now said to be calibrated to reference source circuits 311 and 312, respectively. CALCODE signals are also referred to a control signals.
In this particular example, slave source circuits 341 and 342 will effectively copy the output voltage of master 331 and slave source circuit 343 will effectively copy the output voltage of master 332. To achieve this end, the same CALCODE signal or code that caused master source circuit 331 to replicate the accurate voltage of reference 311 is sent to slave source circuits 341 and 342. Thus, slave source circuits 341 and 342 assume the same output voltage as master 331 assumed when it was calibrated. Slave source circuits 341 and 342 are coupled to RF stage 301 and RF stage 302, respectively, to provide bias thereto as shown in
Details are given below regarding reference source circuits 311 and 312, master source circuits 331 and 332, and slave source circuits 341, 342 and 343. However, before beginning that discussion, an adjustable VT current source and an adjustable VT voltage source are discussed that can be used as VT circuits in both the master source circuits and the slave source circuits.
IO=VT[Gx+dngn+dn−1gn−1+. . . dogo]
wherein VT is the transition voltage of MOSFET 404 and Gx is the conductance of conductor 410, d is the CALCODE bit corresponding to the particular conductance and g is the conductance value of the conductor to which the respective CALCODE bit is to be applied. As mentioned earlier, the CALCODE bit corresponding to each conductor determines whether or not the switch corresponding to that conductor is turned on to affect the final output current value, IO.
V1=VT[1+R1(Gx+dngn+dn−1gn−1+. . . dogo]
wherein VT is the transition voltage of MOSFET 454 and Gx is the conductance of conductor 460, d is the CALCODE bit corresponding to the particular conductance and g is the conductance value of the conductor to which the respective CALCODE bit is to be applied. As mentioned earlier, the CALCODE bit corresponding to each conductor determines whether or not the switch corresponding to that conductor is turned on to affect the final output voltage value, V1.
Recapitulating,
After master 331 is calibrated as described above, a test is conducted at decision block 940 to determine if there are other masters to be calibrated. In this particular example, another master is present needing calibration, namely next master 332. Process flow then reverts back to block 920 at which the controller selects a particular reference for the next master to be calibrated. It is noted that the next master 332 can be calibrated to either the same reference as the last master or to a different reference. For example purposes, it is assumed that next master 332 is to be calibrated to a different reference, namely to the output voltage of reference 312. Process flow then continues as before with controller 350 using a successive approximation routine to send a series of CALCODE codes to master 332 until the output voltage of master 332 is equal to the output voltage of reference 312.
A test is again conducted at decision block 940 to determine if there are any more masters to calibrate. In this particular embodiment where there are 2 masters, there are no more masters to calibrate since both master 331 and 332 have already been calibrated. Therefore process flow now continues forward from the “N” (No) branch of decision block 940.
Controller 350 now selects a slave and a master to which the selected slave is to be calibrated as per block 945. The slave is selected by controller 350 sending a signal to the target slave over the CONTROL line 321. For example purposes, it is assumed that slave 341 is selected and master 331 is selected. Controller 350 seeks to cause slave 341 to exhibit the same output voltage as master 331. To achieve this, controller 350 sends slave 341 the same CALCODE code that it sent to master 331 earlier to cause master 331 to output the desired voltage as per block 950. Slave 341 is thus calibrated to the output voltage exhibited earlier by master 331 which itself was calibrated with respect to the voltage of reference 311. In this manner, slave 341 is caused to exhibit an output voltage calibrated back to the voltage of reference 311.
A test is conducted at decision block 955 to determine if there are any other slaves left needing calibration. In this particular example, there are 2 slaves remaining that need calibration, namely slaves 342 and 343. For illustration purposes, it is assumed that both slaves 342 and 343 are selected to be calibrated to the same master, namely master 332. To accomplish this, controller 350 sends slaves 342 and 343 the same CALCODE code over calibration bus 320 that it sent to master 332 earlier to cause master 332 to output the desired voltage. Slaves 342 and 343 are thus both calibrated to the output voltage exhibited earlier by the same master 332 which itself was calibrated with respect to the output voltage of reference 312. In this manner, slaves 342 and 343 are caused to exhibit an output voltage calibrated back to the voltage of reference 312. A test is conducted at decision block 955 to see if there are any more slaves requiring calibration. No additional slaves needing calibration are found and thus decision block 955 is exited at its “N” (No) branch and process flow continues forward. The particular circuits which bias system 300 is biasing then commence normal operation using the calibrated bias voltages just described as per block 960. When operation is complete, the biased circuits and bias system 300 are powered down as per block 965.
Bias system 300 commences operation at start block 1000. Bias system 300 is powered up at block 1005. The reference and master source circuits are allowed time to warm up or settle as per block 1010. Master calibration commences at block 1015. In block 1020 controller 350 selects a particular reference source circuit (e.g. 311) the output voltage of which is to be used to calibrate the output voltage of a selected master source circuit (e.g. 331). The actual selection of a particular reference, master or slave is accomplished by controller 350 sending an appropriate control signal over a dedicated line designated collectively as CONTROL line 321 to that particular reference, master or slave. The output voltage of reference 311 is supplied to reference line 322. With the particular reference already being selected, the target master is selected which is to be calibrated to that reference's voltage as per block 1025. The selected master, for example master 331, receives the reference voltage as per block 1030. Using a successive approximation routine, controller 350 sends a series of CALCODE codes or words to master 331. As per block 1035, controller 350 observes the digital error polarity signal of master 331 over the calibration bus 320 and keeps sending CALCODE codes to master 331 until a CALCODE code is found for which the output voltage of master 331 is approximately equal to the output voltage of reference 311.
After master 331 is calibrated as described above, any slaves 341, 342, . . . etc. to be calibrated to that particular master are sent the present CALCODE to cause the output voltage of the slave or slaves to be approximately equal to the output voltage of the particular master as per block 1040 and 1045. Alternatively, an offset can be added to the CALCODE and then the adjusted or modified CALCODE is broadcast to selected slaves. As another alternative, an old CALCODE from a previous calibration of the particular master can be sent to a selected slave or slaves. Sending an old CALCODE may be desirable when there is a substantial change from a current CALCODE and an old CALCODE such as can occur when the bias circuit is subjected to a substantial temperature change between calibrations. An override value can be sent as the CALCODE in place of the CALCODE of the particular master. As yet another alternative, an old CALCODE can be sent plus an increment of, for example, the least significant bit (LSB) of the CALCODE.
A test is conducted at decision block 1050 to determine if there are any masters remaining to calibrate. If there are remaining masters to calibrate, then process flow continues back to block 1020 and the process starts again for such a master and any slaves needing to be calibrated to that master. When no more masters are found to calibrate at decision block 1050, then normal operation commences using the calibrated bias voltages just described as per block 1055. When operation is complete, the biased circuits and bias system 300 are powered down as per block 1060.
A bias system is thus disclosed which provides both low noise and high accuracy bias to multiple loads. Advantageously, the disclosed bias system provides bias to multiple loads without adding undesired coupling between those loads or stages. One embodiment of the disclosed bias system is adjustable even after the bias system and the loads it supplies are manufactured. This is especially useful in the situation where the bias system and loads are fabricated on a common integrated circuit (IC) such that parasitic and other effects can not be simulated prior to manufacture. Bias can be adjusted after manufacture to compensate for such undesired effects.
Modifications and alternative embodiments of this invention will be apparent to those skilled in the art in view of this description of the invention. Accordingly, this description teaches those skilled in the art the manner of carrying out the invention and are to be construed as illustrative only. The forms of the invention shown and described constitute the present embodiments. Persons skilled in the art may make various changes in the shape, size and arrangement of parts. For example, persons skilled in the art may substitute equivalent elements for the elements illustrated and described here. Moreover, persons skilled in the art after having the benefit of this description of the invention may use certain features of the invention independently of the use of other features, without departing from the scope of the invention.
Claims
1. A method of supplying bias comprising:
- generating, by a reference bias source, a reference bias signal having a desired bias value;
- calibrating an adjustable master bias source by sending the adjustable master bias source a control code which causes the adjustable master bias source to generate a master bias signal having the desired bias value; and
- calibrating first and second adjustable slave bias sources by sending the control code to the first and second adjustable slave bias sources to cause the first and second adjustable slave bias sources to generate respective first and second slave bias signals having the desired bias value.
2. The method of claim 1 wherein the desired bias value is a voltage.
3. The method of claim 1 wherein the desired bias value is a current.
4. The method of claim 1 further including varying the control code until a control code is found at which the adjustable master bias source has the desired bias value.
5. The method of claim 1 further including coupling the first and second adjustable slave bias sources to respective first and second loads to provide bias thereto.
6. The method of claim 5 wherein the first and second loads are RF circuits.
7. The method of claim 1 further including generating control codes by a digital controller.
8. The method of claim 7 further including transmitting, by the digital controller, control codes over a calibration bus coupling the digital controller to the reference bias source, the adjustable master bias source and the first and second adjustable slave bias sources.
9. The method of claim 1 wherein the reference bias source is accurate but noisy.
10. The method of claim 1 wherein the adjustable master bias source has low noise at an output of the adjustable bias source.
11. The method of claim 1 wherein the first and second adjustable slave bias sources have low noise at their respective outputs.
12. The method of claim 1 wherein a master load is coupled to the adjustable master bias source.
13. The method of claim 1 wherein a control code is reserved for the adjustable master bias source and is not supplied to first and second adjustable slave bias sources.
14. The method of claim 1 wherein the control code is selected to cause the first and second adjustable slave bias sources to have a modified bias value which is different from the desired bias value of the adjustable master bias source.
15. The method of claim 14 wherein the modified bias value is offset with respect to the desired bias value.
16. The method of claim 1 wherein an old control code is used as the control code.
17. A method of supplying bias comprising:
- generating, by a first reference bias source, a first bias signal having a desired first bias value;
- generating, by a second reference bias source, a second bias signal having a desired second bias value;
- calibrating a first adjustable master bias source by sending the first adjustable master bias source a first control code which causes the first adjustable master bias source to generate a first master bias signal having the desired first bias value;
- calibrating a second adjustable master bias source by sending the second adjustable master bias source a second control code which causes the second adjustable master bias source to generate a second master bias signal having the desired second bias value; and
- calibrating first and second adjustable slave bias sources by sending the first and second control codes to the first and second adjustable slave bias sources, respectively, to cause the first and second adjustable slave bias sources to having the desired first and second bias values, respectively.
18. The method of claim 17 wherein the desired first bias value is a voltage.
19. The method of claim 17 wherein the desired second bias value is a current.
20. The method of claim 17 further including varying the first control code sent to the first adjustable bias source until a control code is found at which the first adjustable master bias source has the desired first bias value.
21. The method of claim 17 further including varying the second control code sent to the second adjustable bias source until a control code is found at which the second adjustable master bias source has the desired second bias value.
22. The method of claim 17 further including coupling the first and second adjustable slave bias sources to respective first and second loads to provide bias thereto.
23. The method of claim 22 wherein the first and second loads are RF circuits.
24. The method of claim 17 further including generating the control codes by a digital controller.
25. The method of claim 24 further including transmitting, by the digital controller, control codes over a calibration bus coupling the digital controller to the first and second reference bias sources, the first and second adjustable master bias sources and the first and second adjustable slave bias sources.
26. The method of claim 17 wherein the first and second reference bias sources are accurate but noisy.
27. The method of claim 17 wherein the first and second adjustable master bias sources have low noise at their respective outputs.
28. The method of claim 17 wherein the first and second adjustable slave bias sources have low noise at their respective outputs.
29. The method of claim 17 wherein a master load is coupled to the adjustable master bias source.
30. The method of claim 17 wherein a control code is reserved for the adjustable master bias source and is not supplied to first and second adjustable slave bias sources.
31. The method of claim 17 wherein the control code is selected to cause the first and second adjustable slave bias sources to have a modified bias value which is different from the desired bias value of the adjustable master bias source.
32. The method of claim 31 wherein the modified bias value is offset with respect to the desired bias value.
33. The method of claim 17 wherein an old control code is used as the control code.
34. A method of supplying bias comprising:
- generating, by a reference bias source, a reference bias signal having a desired bias value;
- calibrating an adjustable master bias source by sending the adjustable master bias source a control code which causes the adjustable master bias source to generate a master bias signal having the desired bias value; and
- calibrating an adjustable slave bias source by sending the control code to the adjustable slave bias source to cause adjustable slave bias source to generate a slave bias signal having the desired bias value.
35. The method of claim 34 wherein the desired bias value is a voltage.
36. The method of claim 34 wherein the desired bias value is a current.
37. The method of claim 34 further including varying the control code until a control code is found at which the adjustable master bias source has the desired bias value.
38. The method of claim 34 further including coupling the adjustable slave bias source to a first load to provide bias thereto.
39. The method of claim 34 further including generating control codes by a digital controller.
40. The method of claim 34 wherein the reference bias source is accurate but noisy.
41. The method of claim 34 wherein the adjustable master bias source has low noise at an output of the adjustable bias source.
42. The method of claim 34 wherein the adjustable slave bias source has low noise at its output.
43. The method of claim 34 wherein a master load is coupled to the adjustable master bias source.
44. The method of claim 34 wherein a control code is reserved for the adjustable master bias source and is not supplied to the adjustable slave bias source.
45. The method of claim 34 wherein the control code is selected to cause the adjustable slave bias source to have a modified bias value which is different from the desired bias value of the adjustable master bias source.
46. The method of claim 45 wherein the modified bias value is offset with respect to the desired bias value.
47. The method of claim 34 wherein an old control code is used as the control code.
48. A bias system comprising:
- a calibration bus;
- a reference bias source, coupled to the calibration bus, that generates a bias signal having a desired bias value;
- an adjustable master bias source, coupled to the calibration bus, that receives a control code which causes the adjustable master bias source to generate a master bias signal having the desired bias value; and
- first and second adjustable slave bias sources, coupled to the calibration bus, that receive the control code to cause the first and second adjustable slave bias sources to generate respective first and second slave bias signals having the desired bias value.
49. The bias system of claim 48 further including a controller, coupled to the calibration bus, that generates the control code.
50. The bias system of claim 49 wherein the controller varies the control code until the adjustable master bias source generates a master bias signal having the desired bias value.
51. The bias system of claim 48 wherein the desired bias value is a voltage.
52. The bias system of claim 48 wherein the desired bias value is a current.
53. The bias system of claim 48 wherein the reference bias source is accurate but noisy.
54. The bias system of claim 48 wherein the adjustable master bias source has low noise at an output of the adjustable bias source.
55. The bias system of claim 48 wherein the first and second adjustable slave bias sources have low noise at their respective outputs.
56. The bias system of claim 48 wherein a master load is coupled to the adjustable master bias source.
57. The bias system of claim 48 wherein a control code is reserved for the adjustable master bias source and that control code is not supplied to first and second adjustable slave bias sources.
58. The bias system of claim 48 wherein the control code is selected to cause the first and second adjustable slave bias sources to have a modified bias value which is different from the desired bias value of the adjustable master bias source.
59. The bias system of claim 58 wherein the modified bias value is offset with respect to the desired bias value.
60. The bias system of claim 48 wherein an old control code is used as the control code.
61. A bias system comprising:
- a calibration bus;
- first and second reference bias sources, coupled to the calibration bus, that generate first and second bias signals, respectively, the first and second bias signals having first and second desired bias values, respectively;
- first and second adjustable master bias sources, coupled to the calibration bus, that receive first and second control codes, respectively, which cause the first and second adjustable master bias sources to respectively generate a first master bias signal having the first desired bias value and a second master bias signal having the second desired bias value; and
- first and second adjustable slave bias sources, coupled to the calibration bus, that receive the first and second control codes, respectively, to cause the first and second adjustable slave bias sources to respectively generate a first slave bias signal having the first desired bias value and a second slave bias signal having the second desired slave bias value.
62. The bias system of claim 61 further including a controller, coupled to the calibration bus, that generates control codes and sending control codes over the calibration bus.
63. The bias system of claim 62 wherein the controller varies the control code received by the first adjustable master bias source until the first control code is found which causes the first adjustable master bias source to have the first desired bias value.
64. The bias system of claim 63 wherein the controller varies the control code received by the second adjustable master bias source until the second control code is found which causes the second adjustable master bias source to have the second desired bias value.
65. The bias system of claim 62 wherein the controller sends the first and second control codes over the calibration bus to the first and second adjustable slave bias sources, respectively.
66. The bias system of claim 61 wherein the desired bias value is a voltage.
67. The bias system of claim 61 wherein the desired bias value is a current.
68. The bias system of claim 61 wherein the first and second reference bias sources are accurate but noisy.
69. The bias system of claim 61 wherein the first and second adjustable master bias sources have low noise at their respective outputs.
70. The bias system of claim 61 wherein the first and second adjustable slave bias sources have low noise at their respective outputs.
71. A bias system comprising:
- a calibration bus;
- a reference bias source, coupled to the calibration bus, that generates a bias signal having a desired bias value;
- an adjustable master bias source, coupled to the calibration bus, that receives a control code which causes the adjustable master bias source to generate a master bias signal having the desired bias value; and
- an adjustable slave bias source, coupled to the calibration bus, that receives the control code to cause the adjustable slave bias source to generate a slave bias signal having the desired bias value.
72. The bias system of claim 71 further including a controller, coupled to the calibration bus, that generates the control code.
73. The bias system of claim 72 wherein the controller varies the control code until the adjustable master bias source generates a master bias signal having the desired bias value.
74. The bias system of claim 71 wherein the desired bias value is a voltage.
75. The bias system of claim 71 wherein the desired bias value is a current.
76. The bias system of claim 71 wherein the reference bias source is accurate but noisy.
77. The bias system of claim 71 wherein the adjustable master bias source has low noise at an output of the adjustable bias source.
78. The bias system of claim 71 wherein the adjustable slave bias source has low noise at its output.
79. An integrated circuit device comprising:
- a calibration bus;
- a reference bias source, coupled to the calibration bus, that generates a bias signal having a desired bias value;
- an adjustable master bias source, coupled to the calibration bus, that receives a control code which causes the adjustable master bias source to generate a master bias signal having the desired bias value;
- first and second adjustable slave bias sources, coupled to the calibration bus, that receive the control code to cause the first and second adjustable slave bias sources to generate respective first and second slave bias signals having the desired bias value; and
- first and second loads coupled to the first and second adjustable slave bias sources, respectively.
80. The integrated circuit device of claim 79 further including a controller, coupled to the calibration bus, that generates the control code.
81. The integrated circuit device of claim 80 wherein the controller varies the control code until the adjustable master bias source exhibits a master bias signal having the desired bias value.
82. The integrated circuit device of claim 79 wherein the desired bias value is a voltage.
83. The integrated circuit device of claim 79 wherein the desired bias value is a current.
84. The integrated circuit device of claim 79 wherein the first and second loads are RF circuits.
85. The integrated circuit device of claim 79 wherein a master load is coupled to the adjustable master bias source.
86. The integrated circuit device of claim 79 wherein a control code is reserved for the adjustable master bias source and that control code is not supplied to first and second adjustable slave bias sources.
87. The integrated circuit device of claim 79 wherein the control code is selected to cause the first and second adjustable slave bias sources to have a modified bias value which is different from the desired bias value of the adjustable master bias source.
88. The integrated circuit device of claim 87 wherein the modified bias value is offset with respect to the desired bias value.
89. The integrated circuit device of claim 79 wherein an old control code is used as the control code.
90. An integrated circuit device comprising:
- a calibration bus;
- first and second reference bias sources, coupled to the calibration bus, that generate first and second bias signals, respectively, the first and second bias signals having first and second desired bias values, respectively;
- first and second adjustable master bias sources, coupled to the calibration bus, that receive first and second control codes, respectively, which cause the first and second adjustable master bias sources to respectively generate a first master bias signal having the first desired bias value and a second master bias signal having the second desired bias value;
- first and second adjustable slave bias sources, coupled to the calibration bus, that receive the first and second control codes, respectively, to cause the first and second adjustable slave bias sources to respectively generate a first slave bias signal having the first desired bias value and a second slave bias signal having the second desired slave bias value; and
- first and second loads coupled to the first and second adjustable slave bias sources, respectively.
91. The integrated circuit device of claim 90 further including a controller, coupled to the calibration bus, that generates control codes and sends control codes over the calibration bus.
92. The integrated circuit device of claim 91 wherein the controller varies the control code received by the first adjustable master bias source until the first control code is found which causes the first adjustable master bias source to have the first desired bias value.
93. The integrated circuit device of claim 91 wherein the controller varies the control code received by the second adjustable master bias source until the second control code is found which causes the second adjustable master bias source to have the second desired bias value.
94. The integrated circuit device of claim 91 wherein the controller sends the first and second control codes over the calibration bus to the first and second adjustable bias source, respectively.
95. The integrated circuit device of claim 90 wherein the desired bias value is a voltage.
96. The integrated circuit device of claim 90 wherein the desired bias value is a current.
Type: Application
Filed: Mar 26, 2004
Publication Date: Sep 29, 2005
Applicant: Silicon Laboratories Inc. (Austin, TX)
Inventors: Donald Kerth (Austin, TX), Augusto Marques (Austin, TX), Dylan Hester (Austin, TX), Russell Croman (Austin, TX)
Application Number: 10/810,039