Hermetic chip in wafer form
A fully hermetically sealed semiconductor chip and its method of manufacture. The semiconductor chip of the present invention is fully hermetically sealed on both sides and the edges thereof through the use of suitable coatings applied thereto, such as glass, to prevent an environmental attack of the semiconductor chip. The fully hermetically sealed semiconductor chip of the present invention does not require the use of a separate package for the hermetic sealing of the chip, thereby reducing the size of such a chip. The method of the manufacture of the semiconductor chip of the present invention provides a simple process for the fully hermetic sealing of both sides and the edges of the semiconductor chip without the use of a separate package.
This application is a continuation of application Ser. No. 10/624,766, filed Jul. 22, 2003, pending, which is a continuation of application Ser. No. 09/639,422, filed Aug. 14, 2000, now U.S. Pat. No. 6,597,066, issued Jul. 22, 2003, which is a divisional of application Ser. No. 09/518,293, filed Mar. 3, 2000, now U.S. Pat. No. 6,287,942, issued Sep. 11, 2001, which is a continuation of application Ser. No. 09/244,733, filed Feb. 5, 1999, now U.S. Pat. No. 6,084,288, issued Jul. 4, 2000, which is continuation of application Ser. No. 08/910,613, filed Aug. 13, 1997, now U.S. Pat. No. 5,903,044, issued May 11, 1999, which is a continuation of application Ser. No. 08/614,178, filed Mar. 12, 1996, now U.S. Pat. No. 5,682,065, issued Oct. 28, 1997.
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention relates to hermetically sealed semiconductor chips. More specifically, the present invention relates to a fully hermetically sealed semiconductor chip and its method of manufacture.
2. State of the Art
Solid state electronic devices, or semiconductor chips, are typically manufactured from a semiconductor material, such as silicon, germanium, or gallium/arsenide. Circuitry is formed on one surface of the device with input and output pads being either formed around the periphery or generally in the center of the device to facilitate electrical connection.
The semiconductor chips are typically packaged to protect the chip from mechanical damage, external contamination, and moisture. Typical semiconductor chip packages may be divided into the broad categories of plastic encapsulated type, quasi-hermetic cavity type and fully hermetic cavity type. While plastic-encapsulation of semiconductor chips is the most common form of packaging chips, the plastic encapsulation allows the chip to be vulnerable to electrochemical processes. The numerous and extensive polymer/metal interfaces in the plastic encapsulated semiconductor package affords ample opportunities for moisture ingress as well as allowing the soluble ions present to provide an electrolyte for the corrosive failure mechanism of the semiconductor chip. Also, the extensive use of precious metals coupled with base metals in chips and packages provides dc galvanic potentials for electrochemical corrosion reactions and dendrite growth, thereby affecting the performance and life of the encapsulated semiconductor chip.
As a result of the problems associated with the plastic encapsulation of semiconductor chips, it is desirable to hermetically package chips to prevent external moisture and chemicals from contacting a chip. Hermetic packages for semiconductor chips generally are of the metal and ceramic material type. The common feature shared by these packages is the use of a lid or a cap to seal the semiconductor device mounted on a suitable substrate. The leads from the lead frame also need to be hermetically sealed. In metal packages, the individual leads are sealed into the metal platform by separated glass seals. In ceramic packages the leads are commonly embedded in the ceramic itself.
Several types of ceramic packages are used to hermetically seal semiconductor chips. Typically, such types of hermetic packages are ceramic dual-in-line package, hard glass package, side-brazed dual-in-line package, bottom-or top-brazed chip carrier, pin-grid array or other multilayer ceramic package. Some of such types of packages are described in U.S. Pat. Nos. 4,769,345, 4,821,151, 4,866,571, 4,967,260, 5,014,159, and 5,323,051.
However, such prior art type hermetically sealed packages for semiconductor chips all use an external package formed around the chip to form the hermetic seal. Such external packages increase the size and cost of the semiconductor chip for installation of the chip with associated circuitry.
While it is well known to attempt to seal semiconductor chip active circuitry at the wafer stage of production by applying a passivation coating to the wafer with ceramic materials such as silica and/or silicone nitride by CVD techniques, the subsequent etching back of the passivation coating at the bond pads of the semiconductor chip damages the passivation coating around the bond pads, thereby affecting the reliability of the chip and shortening the life of the chip from environmental corrosion, as such chips are not truly hermetically sealed or considered to be fully hermetically sealed chips.
In an attempt to hermetically seal semiconductor chips without the use of external packages, in U.S. Pat. Nos. 4,756,977 and 4,749,631 it has been suggested to use lightweight ceramic protective coatings on such chips derived from hydrogen silsesquiozane and silicate esters as well as additional ceramic layers as hermetic barriers.
In another attempt to hermetically seal semiconductor chips without the use of external packages, as disclosed in U.S. Pat. No. 5,481,135, when certain ceramic protective coatings, such as those derived from hydrogen silsesquiozane and silicate esters, are applied to the active surface of a semiconductor chip at the wafer level, even though the bond pads are subsequently exposed by removing a portion of the ceramic protective coating, the resultant circuits remain hermetically sealed. However, the use of such ceramic protective coatings applied to the semiconductor chip at the wafer level are applied only to the active circuitry side of the wafer, not both sides of the wafer, nor on the edges of the semiconductor chips. As such, the semiconductor chip is not truly or fully hermetically sealed. At best, only one side of the semiconductor chip may be thought to be hermetically sealed, thereby leaving the other side of the chip unsealed as well as the edges of the chip.
None of the prior art hermetically sealed semiconductor chips described hereinabove are fully hermetically sealed without the use of a separate package, either metal or ceramic. A need exists for a fully hermetically sealed semiconductor chip which is fully hermetically sealed on both sides and the edges thereof without the use of a separate package.
BRIEF SUMMARY OF THE INVENTIONThe present invention relates to hermetically sealed semiconductor chips. More specifically, the present invention relates to a fully hermetically sealed semiconductor chip and its method of manufacture. The semiconductor chip of the present invention is fully hermetically sealed on both sides and the edges thereof through the use of suitable coatings applied thereto, such as glass, to prevent an environmental attack of the semiconductor chip. The fully hermetically sealed semiconductor chip of the present invention does not require the use of a separate package for the hermetic sealing of the chip, thereby reducing the size of such a chip. The method of the manufacture of the semiconductor chip of the present invention provides a simple process for the fully hermetic sealing of both sides and the edges of the semiconductor chip without the use of a separate package.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGSThe semiconductor chip of the present invention and its method of manufacture will be better understood when the description of the invention is taken in conjunction with the drawings wherein:
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring initially to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
The third step of the present invention occurs when the active circuitry side of the semiconductor chips 12, while still in the form of a wafer 10, is coated with a suitable etchable glass layer 30. As previously stated, the etchable glass layer 30 may be of any desired suitable glass, preferably an etchable glass which cures at a relatively low temperature during processing, such as at a temperature of less than six hundred degrees Centigrade (600° C.).
The fourth step of the present invention comprises another optional step where the thickness of the wafer 10 is thinned to provide an even planar surface. The wafer 10 may be thinned from the bottom or second side thereof by any suitable means, such as chemical-mechanical planarization, mechanical abrading, etc. While such thinning is desired, it may not be necessary if the wafer 10 has a sufficiently planar lower surface. Also, if the wafer 10 is sufficiently thin to be etched by conventional etching techniques in the steps of the present invention described hereinafter, the wafer 10 need not be thinned.
As the fifth step in the method of the present invention, a coating of suitable resist material is applied to the lower surface of the wafer 10 so that a portion of the street areas 22 located between the individual semiconductor chips 12 on the wafer 10 may be subsequently etched therethrough to the glass layer 30 on the top of the wafer 10. Any suitable resist material may be used for such an etching process, depending upon the desired process parameters.
As the sixth step of the present invention, after the resist coating has been applied to the bottom of the wafer 10 and cured, portions of the street areas 22 located between the semiconductor chips 12 of the wafer 10 are etched therethrough until the wafer 10 has been substantially etched through to the glass layer 30 applied to the active circuitry side (top or first side) of the wafer 10 with care being taken not to substantially etch through the glass layer 30. Any suitable etching process may be used, depending upon the material from which the wafer 10 is formed, such etching processes being well known in the art.
The seventh step of the present invention is optional, depending upon the type of resist material applied to the wafer 10. If hard resist masking techniques are used, the resist need not be removed from the back of the wafer 10. If polymeric resist masking techniques are used, the resist should be removed from the bottom or second side of the wafer 10.
As the eighth step of the present invention, the bottom or second side of the wafer 10 is next coated with a suitable glass coating 40 to cover the bottom or second side of the wafer 10 and fill the previously etched portions of the street areas 22 located between the plurality of semiconductor chips 12 of the wafer 10. Any suitable glass coating may be used for such coating of the wafer 10 to provide a uniform, planar coating of glass on the bottom of the wafer 10. The glass coating 40 must extend through the portions of the street areas 22 previously etched, thereby contacting the glass layer 30 to form an area of glass replacing the portions of the wafer 10 which have been etched away. In this manner, the wafer 10 has effectively been reformed or recreated by the glass layer 30 and the glass coating 40 filling the portions of the street areas 22 etched away.
The ninth step of the method of the present invention comprises applying a coating of suitable resist material on the active circuitry side (top or first side) of the semiconductor chips 12 over the glass layer 30 on the wafer 10, leaving the bond pad areas 14 of the semiconductor chips 12 free of resist material. Any suitable resist material may be used, depending upon the desired process parameters of the etching process to be used.
As the tenth step of the method of the present invention, subsequent to applying the resist coating over the glass layer 30, the glass layer 30 is etched through to uncover predetermined bond pad areas 14 of each semiconductor chip 12 of the wafer 10. Any suitable etching process may be used, depending upon the type of glass layer 30 applied to the active circuitry side of the wafer 10.
As the eleventh step of the method of the present invention, after etching the glass layer 30 over the bond pads 14 of the semiconductor chips 12, the resist coating is removed from the glass layer 30, leaving the bond pads 14 exposed.
As the twelfth step of the method of the present invention, the glass layer 30 and exposed bond pads 14 of the semiconductor chips 12 are coated with a suitable metal coating which is compatible with the metal of the bond pads 14 of the semiconductor chips 12. If desired, before the bond pads 14 are coated with a metal coating, the bond pads 14 may have a diffusion barrier metal layer applied thereto followed by the application of the metal coating. The diffusion barrier metal layer may be applied by well known techniques and may be any suitable metal such as tungsten or metal alloys such as titanium-tungsten, titanium nitride, and the like. The metal coating may be applied by any suitable technique to the glass layer 30 and bond pads 14, such as by sputtering, etc. In this manner, the metal coating substantially hermetically seals the bond pads 14 of the semiconductor chips 12 and forms electrical contact therewith.
As the thirteenth step of the method of the present invention, a coating of suitable resist material is applied to the metal coating applied over the glass layer 30 of the semiconductor chips 12 of the wafer 10 with the resist material applied in the desired pattern to etch away the metal coating in the areas where paths for circuits 16 are not desired for connection to the bond pads 14 of each semiconductor chip 12. Examples of such circuits 16 remaining after the etching of the metal coating applied to the glass layer 30 and bond pads 14 are shown in drawing
As the fourteenth step of the method of the present invention, after the resist coating has been applied in the desired paths for circuits 16, the metal coating is etched using a suitable etching process to form the circuits 16 extending from each bond pad 14 of each semiconductor chip 12 thereover to the desired location thereon.
As the fifteenth step of the method of the present invention, the resist material is then removed from the metal coating on the glass layer 30 on the semiconductor chips 12 of the wafer 10 to expose the circuits 16 electrically connected to and hermetically sealing the bond pads 14 of the semiconductor chips 12.
As the sixteenth step of the method of the present invention, portions of the street areas 22 located between the semiconductor chips 12 of the wafer 10 are sawed through at locations 50 in the street areas 22 so that glass layer 30 and glass coating 40 are maintained on the edges of each semiconductor chip 12 and the active circuitry (top or first) side of the semiconductor chip 12 and the bottom (second side) of the semiconductor chip 12, thereby substantially hermetically sealing the semiconductor chip 12 in glass while the bond pads 14 are substantially hermetically sealed by the metal coating forming the desired circuits 16 connected thereto. In this manner a plurality of semiconductor chips 12 have been formed with each semiconductor chip 12 being substantially fully hermetically sealed on each side thereof and on each edge thereof and the bond pads 14 being substantially hermetically sealed by the metal coating forming the circuits 16 to prevent environmental corrosion thereof without the use of a separate package. By using the method of the present invention to substantially fully hermetically seal the semiconductor chip 12, without the use of a separate package, the semiconductor chip 12 of the present invention is of minimum size and occupies a minimum volume. Also, the semiconductor chip 12 formed by the method of the present invention has a desired configuration of circuitry connecting the bond pads 14 of the semiconductor chip 12 to a desired connector configuration which may include conventional lead frames 60 or lead-over-chip frames. If connected to lead frames, the semiconductor chip 12 of the present invention which is fully hermetically sealed in glass layer 30 and glass coating 40 may be subsequently packaged in suitable plastic materials in a conventional manner for further protection from damage. If desired, since the semiconductor chips 12 are substantially fully hermetically sealed by glass layer 30, having the desired circuitry 16 thereon, and glass coating 40, the semiconductor chips 12 may be directly inserted into mating connectors which match the circuitry formed on the semiconductor chips 12.
Additionally, while the circuits 16 have been shown formed on the active circuitry side of the semiconductor chip 12, the circuits may be formed in any desired pattern extending over an edge or edges of the semiconductor chip 12 to facilitate conventional lead frames, lead-over-chip frames or any desired connector for use therewith.
Furthermore, the circuits 16 may simply be formed over the bond pads 14 of the semiconductor chip 12 and overcoated with solder and have solder balls stenciled thereon for use in a flip-chip configuration to be reflowed to connect the semiconductor chip 12 to a substrate. Similarly, the circuits 16 can be solder masked and the solder reflowed to attach the semiconductor chip 12 to a substrate having a desired configuration. As shown, the semiconductor chips 12 may have wires bonded to the circuits 16 by way of conventional ball type wire bonding or wedge type wire bonding techniques.
Additionally, since the semiconductor chips 12 are substantially fully hermetically sealed having suitable circuitry 16 formed thereon, the semiconductor chips 12 are easily tested in their final form for determining if the individual semiconductor chips 12 are known-good-die ready for use.
From the foregoing it can be seen that changes, additions, deletions, and modifications can be made to the semiconductor chip of the present invention and the method of making thereof which will fall within the scope of the present invention.
Claims
1. A portion of a semiconductor wafer having at least one semiconductor device thereon comprising:
- a portion of a silicon semiconductor wafer having a first side, a second side and at least one street area forming an area on the portion of the silicon semiconductor wafer within which the at least one semiconductor device is located, the portion of the silicon semiconductor wafer having a portion thereof removed through a thickness thereof in the at least one street area;
- a semiconductor device located on the first side of the portion of the silicon semiconductor wafer, the semiconductor device having a periphery having the at least one street area extending therefrom, the semiconductor device having at least one bond pad formed thereon, the semiconductor device formed on the portion of the silicon semiconductor wafer having portions of the silicon semiconductor wafer substrate removed from the at least one street area;
- a first coating comprised of glass covering the first side of the portion of the silicon semiconductor wafer and the semiconductor device, the first coating sealingly engaging the first side of the portion of the silicon semiconductor wafer substrate, the first coating on the first side of the portion of a silicon semiconductor wafer covering the semiconductor device without substantially covering the at least one bond pad formed thereon;
- a second coating comprising a removable glass material covering the second side of the portion of the silicon semiconductor wafer and substantially filling the portions of the silicon semiconductor wafer which have been removed, the second coating contacting the first coating in the portions of the silicon semiconductor wafer which have been removed, the second coating substantially sealingly engaging the periphery of the semiconductor device; and
- a circuit connected to the at least one bond pad of the semiconductor device.
2. A portion of a semiconductor wafer having at least two semiconductor devices formed thereon comprising:
- a portion of a silicon semiconductor wafer substrate having a first side, a second side and a plurality of street areas thereon forming areas for a semiconductor device, the portion of the silicon semiconductor wafer substrate having portions removed;
- at least two semiconductor devices formed on the first side of the portion of the silicon semiconductor wafer substrate, the at least two semiconductor devices each having a periphery having a street area of the plurality of street areas extending therefrom, the at least two semiconductor devices each having at least one bond pad formed thereon, the at least two semiconductor devices each formed on the portion of the silicon semiconductor wafer substrate having portions of the silicon semiconductor wafer substrate removed, the periphery of each of the at least two semiconductor devices formed by the portions of the silicon semiconductor wafer substrate removed;
- a first coating comprised of a permanent glass material covering the first side of the portion of the silicon semiconductor wafer substrate and the at least two semiconductor devices formed on the first side of the portion of the silicon semiconductor wafer substrate, the first coating sealingly engaging the first side of the portion of the silicon semiconductor wafer substrate, the first coating on the first side of the portion of a silicon semiconductor wafer substrate covering the at least two semiconductor devices formed thereon without substantially covering the at least one bond pad formed thereon;
- a second coating comprising a removable glass material covering the second side of the portion of the silicon semiconductor wafer substrate and substantially filling the portions of the silicon semiconductor wafer substrate which have been removed to separate areas of the portion of the silicon semiconductor wafer substrate from other areas thereof, the second coating contacting the first coating in the portions of the silicon semiconductor wafer substrate which have been removed, the second coating substantially sealingly engaging the periphery of each of the at least two semiconductor devices; and
- a plurality of metal circuits connected to the at least one bond pad of each of the at least two semiconductor devices, the at least one metal circuit extending to a location adjacent the periphery of each of the at least two semiconductor devices, the plurality of metal circuits sealingly engaging the first coating on the portion of the silicon semiconductor wafer substrate and the at least one bond pad of each of the at least two semiconductor devices.
3. The semiconductor wafer of claim 2, wherein:
- the second coating comprises a glass coating which is etchable.
4. The semiconductor wafer of claim 2, further comprising:
- a plurality of metal circuits located on the first coating on the first side of the portion of the silicon semiconductor wafer substrate.
Type: Application
Filed: Sep 27, 2005
Publication Date: Feb 2, 2006
Inventors: Warren Farnworth (Nampa, ID), Salman Akram (Boise, ID), Alan Wood (Boise, ID)
Application Number: 11/237,261
International Classification: H01L 23/48 (20060101);