Method for manufacturing a semiconductor device and method for etching the same
A method for manufacturing a semiconductor device with a dual damascene structure is comprising the steps of preparing a semiconductor substrate, forming a first wiring layer over said semiconductor substrate, forming an inorganic insulating film over said first wiring layer, forming a via hole in said inorganic insulating film by forming a first resist pattern with an opening on said inorganic insulating film and by etching said inorganic insulating film with said first resist pattern as an etching mask, eliminating said first resist pattern, forming an organic insulating film so that said organic insulting film covers an upper side of said inorganic insulating film and an interior of said via hole, forming a hard mask on said organic insulating film, forming a hard mask pattern by forming a second resist pattern with an opening on said hard mask and by etching said hard mask with said second resist pattern as an etching mask, forming a wiring groove by etching said organic insulating film with said second resist pattern and said hard mask pattern as etching masks until said organic insulating film inside said via hole is eliminated and simultaneously eliminating said second resist pattern, and implanting a conductive substance into said via hole and said wiring groove.
Latest OKI ELECTRIC INDUSTRY CO., LTD. Patents:
1. Field of the Invention
The present invention relates to a method for manufacturing a semiconductor device and a method for etching the same.
2. Background Information
Recently, the performance and function of semiconductor devices has been advanced. For example, the operating frequency of microprocessors has entered a new “GHz band” era, and a system that mounts a plurality of circuits with different functions on one semiconductor chip, a so-called a system-on-chip (SOC), has entered the field. This semiconductor device employs a multilayer wiring structure in which wirings are formed in a plurality of layers in the thickness direction of the semiconductor device in order to improve its degree of integration. In particular, a multilayer wiring structure referred to as a dual damascene structure has been developed in these years. A dual damascene structure is a further advancement of the damascene structure. In the damascene structure, Cu is used as a wiring material because of its low-resistance and high electromigration resistance properties, and wiring is implanted with the chemical mechanical polishing (CMP) method. On the other hand, in the dual damascene method, a wiring groove and a via hole are formed in the interlayer insulating film, and a conductive substance such as Cu is simultaneously implanted in the groove and the hole. Thus, an upper layer wiring and a via plug are formed at one time. Therefore, the manufacturing cost of a semiconductor device is reduced in the dual damascene method, compared to a normal damascene method, a so-called single damascene method, in which a wiring groove and a via hole are separately formed.
In a semiconductor device with a multilayer wiring structure, the operation speed of the semiconductor device is highly influenced by not only the resistance value of the wiring itself, but also by the inter-wiring capacitance formed by an interlayer insulating film that is formed in a place between a lower layer wiring and an upper layer wiring. Therefore, the resistance of the wiring itself and the inter-wiring capacitance have to be reduced in order to realize an increase in the operation speed of a semiconductor device. To reduce the inter-wiring capacitance, it is required to reduce the dielectric constant of an interlayer insulating film by using a low dielectric constant film, a so-called a low-k film, as an interlayer insulating film. Also, it is required to take the wiring structure into consideration from the perspective of reducing the effective dielectric constant (keff). In general, the dual damascene structure is classified roughly into two structures. One is the so-called homogeneous structure. This is a unitary structure in which the same type of low-k film is used as the insulating film for a wiring portion and for a via hole portion. The other is the so-called hybrid structure. This is a heterogeneous structure in which different types of low-k films are used as the insulating film for a wiring portion and for a via hole portion. In the homogeneous structure, the depth of the wiring grooves is controlled. Therefore, it is required to use a film with a high dielectric constant, such as a silicon nitride film (relative dielectric constant: k=7.0) and a silicon carbide film (k=4.5) as an etching stopper layer. Because of this, the homogeneous structure has a disadvantage in that the value of the effective dielectric constant (keff) becomes high. On the other hand, in the hybrid structure, it is easy to set the etch selectivity between substances of different low-k film to be higher. Therefore, it is not required to use an etching stopper layer with a high dielectric constant, such as silicon nitride film and silicon carbide film. Because of this, the hybrid structure has an advantage in that the effective dielectric constant (keff) of the whole wiring structure can be reduced, compared to the homogeneous structure.
Japanese Patent Publication JP-A-2002-124568 (especially pages 6-7 and FIG. 2) describes a method for manufacturing a semiconductor device with the hybrid type dual damascene structure. Generally, in manufacturing a dual damascene structure of a semiconductor device, the corners of a hard mask used for forming a wiring groove and a via hole tend to be eliminated and inclined from the perpendicular during the process of etching an interlayer insulating film. This state is called the facet of a hard mask. If a facet state is produced, the wiring size of the hard mask will be wider than the design value. In some cases, this causes a short circuit between a wiring and its adjacent wiring. Because of this, there is a possibility that reliability will be lowered and the yield will be negatively influenced. In a method for manufacturing a semiconductor device described in Japanese Patent Publication JP-A-2002-124568, a facet of a hard mask is prevented in the process of etching by forming at least a layer of a dummy film, which does not exist in the structure at the end of the process of forming a semiconductor device, on the hard mask.
As described above, in manufacturing a dual damascene structure, there is a problem in that a facet of a hard mask is produced in the process of etching an interlayer insulating film. If a facet of a hard mask is produced, acceleration of etching will begin in the portion where the facet is produced, and this will cause a retrograde phenomenon in the hard mask. This phenomenon makes it difficult to form wiring sized at the desired design value. Because of this, there is a possibility that reliability will be lowered and the yield will be negatively influenced.
In the method for manufacturing a semiconductor device described in Japanese Patent Publication JP-A-2002-124568, a protective hard mask is further formed on a hard mask that is required to form a wiring groove and a via hole. Therefore, the number of processes to manufacturing a semiconductor device and the cost thereof are increased in the method.
In view of the above, it will be apparent to those skilled in the art from this disclosure that there exists a need for an improved method for manufacturing a semiconductor device. This invention addresses this need in the art as well as other needs, which will become apparent to those skilled in the art from this disclosure.
SUMMARY OF THE INVENTIONIt is therefore an object of the present invention is to resolve the above-described problems, and to provide a method for manufacturing a semiconductor device in which a facet or a retrograde of a hard mask is prevented.
In accordance with the present invention, a method for manufacturing a semiconductor device with a dual damascene structure comprises the steps of preparing a semiconductor substrate, forming a first wiring layer over said semiconductor substrate, forming an inorganic insulating film over said first wiring layer, forming a via hole in said inorganic insulating film by forming a first resist pattern with an opening on said inorganic insulating film and by etching said inorganic insulating film with said first resist pattern as an etching mask, eliminating said first resist pattern, forming an organic insulating film so that said organic insulting film covers an upper side of said inorganic insulating film and an interior of said via hole, forming a hard mask on said organic insulating film, forming a hard mask pattern by forming a second resist pattern with an opening on said hard mask and by etching said hard mask with said second resist pattern as an etching mask, forming a wiring groove by etching said organic insulating film with said second resist pattern and said hard mask pattern as etching masks until said organic insulating film inside said via hole is eliminated and simultaneously eliminating said second resist pattern, and implanting a conductive substance into said via hole and said wiring groove.
According to the method for manufacturing a semiconductor device of the present invention, before an organic insulating film, which becomes an inter-wiring insulating film, is formed, a via hole is formed by etching an inorganic insulating film, which becomes an inter-via layer insulating film. Therefore, a hard mask is not needed for patterning a via hole, and the number of times a hard mask is exposed to the etching gas can be reduced. Thus, a facet and a retrograde of a hard mask can be inhibited, and the wiring can be sized at a desired design value. Therefore, reliability and yield can be improved.
These and other objects, features, aspects, and advantages of the present invention will become apparent to those skilled in the art from the following detailed description, which, taken in conjunction with the annexed drawings, discloses a preferred embodiment of the present invention.
BRIEF DESCRIPTION OF THE DRAWINGSReferring now to the attached drawings which form a part of this original disclosure:
Selected embodiments of the present invention will now be explained with reference to the drawings. It will be apparent to those skilled in the art from this disclosure that the following descriptions of the embodiments of the present invention are provided for illustration only and not for the purpose of limiting the invention as defined by the appended claims and their equivalents.
Referring now to the drawings, preferred embodiments of the present invention will be described in detail.
First Embodiment
First, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, a resist is applied on the hard mask 108, and a resist pattern 109 with an opening 109a is formed with photolithoetching, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
In the first embodiment of the present invention, a method was described in which a dual damascene structure is formed between the first wiring layer (i.e., the lower layer wiring 102) on the semiconductor substrate (i.e., the semiconductor substrate 100) and the second wiring layer (i.e., the upper layer wiring 114). However, it is possible to form the dual damascene structure of the embodiment between other layers, and a desired multi-layer wiring structure can be formed by conducting the process described in
According to the method for manufacturing a semiconductor device of the first embodiment of the present invention, as shown in
First, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, a resist is applied on the upper layer hard mask 209, and a resist pattern 210 with an opening 210a is formed with photolithoetching, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
In the second embodiment of the present invention, a method is described in which a dual damascene structure is formed between the first wiring layer (i.e., the lower layer wiring 202) on the semiconductor substrate (i.e., the semiconductor substrate 200) and the second wiring layer (i.e., the upper layer wiring 215). However, it is possible to form the dual damascene structure of the embodiment between other layers, and a desired multi-layer wiring structure can be formed by conducting the process described in
The method for manufacturing a semiconductor device of the second embodiment of the present invention has the same effects of the first embodiment of the present invention. That is, as shown in
First, as shown in
Next, as shown in
Next, as shown in
As shown in
Next, as shown in
Next, a resist is applied on the upper layer hard mask 310, and a resist pattern 311 with an opening 311a is formed with photolithoetching, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
In the third embodiment of the present invention, a method is described in which a dual damascene structure is formed between the first wiring layer (i.e., the lower layer wiring 302) on the semiconductor substrate (i.e., the semiconductor substrate 300) and the second wiring layer (i.e., the upper layer wiring 316). However, it is possible to form the dual damascene structures of the embodiment between other layers, and a desired multi-layer wiring structure can be formed by conducting the process described in
According to the method for manufacturing a semiconductor device of the third embodiment of the present invention, as shown in
This application claims priority to Japanese Patent Application No. 2004-368064. The entire disclosure of Japanese Patent Application No. 2004-368064 is hereby incorporated herein by reference.
The terms of degree such as “nearly” used herein mean a reasonable amount of deviation of the modified term such that the end result is not significantly changed. For example, the terms can be construed as including a deviation of at least ±5% of the modified term if this deviation would not negate the meaning of the word it modifies.
While only selected embodiments have been chosen to illustrate the present invention, it will be apparent to those skilled in the art from this disclosure that various changes and modifications can be made herein without departing from the scope of the invention as defined in the appended claims. Furthermore, the foregoing descriptions of the embodiments according to the present invention are provided for illustration only, and not for the purpose of limiting the invention as defined by the appended claims and their equivalents. Thus, the scope of the invention is not limited to the disclosed embodiments.
Claims
1. A method for manufacturing a semiconductor device with a dual damascene structure, comprising the steps of:
- preparing a semiconductor substrate;
- forming a first wiring layer over said semiconductor substrate;
- forming an inorganic insulating film over said first wiring layer;
- forming a via hole in said inorganic insulating film by forming a first resist pattern with an opening on said inorganic insulating film and by etching said inorganic insulating film with said first resist pattern as an etching mask;
- eliminating said first resist pattern;
- forming an organic insulating film so that said organic insulting film covers an upper side of said inorganic insulating film and an interior of said via hole;
- forming a hard mask on said organic insulating film;
- forming a hard mask pattern by forming a second resist pattern with an opening on said hard mask and by etching said hard mask with said second resist pattern as an etching mask;
- forming a wiring groove by etching said organic insulating film with said second resist pattern and said hard mask pattern as etching masks until said organic insulating film inside said via hole is eliminated and simultaneously eliminating said second resist pattern; and
- implanting a conductive substance into said via hole and said wiring groove.
2. The method according to claim 1, further comprising the steps of:
- forming a diffusion barrier film on said first wiring layer after forming said first wiring layer over said semiconductor substrate, said inorganic insulating film being formed on said diffusion barrier film; and
- eliminating a portion of said diffusion barrier film that is exposed at the bottom of said via hole after forming said wiring groove and simultaneously eliminating said second resist pattern.
3. The method according to claim 2, wherein
- said hard mask is comprised of a first hard mask and a second hard mask; and
- said hard mask pattern is comprised of a first hard mask pattern and a second hard mask pattern.
4. A method for manufacturing a semiconductor device with a dual damascene structure, comprising the steps of:
- preparing a semiconductor substrate;
- forming a first wiring layer over said semiconductor substrate;
- forming an organic insulating film over said first wiring layer;
- forming a via hole in said organic insulating film by forming a first resist pattern with an opening on said organic insulating film and by etching said organic insulating film with said first resist pattern as an etching mask and simultaneously eliminating said first resist pattern;
- forming an inorganic insulating film so that said inorganic insulting film covers an upper side of said organic insulating film and an interior of said via hole;
- forming a first hard mask and a second hard mask on said inorganic insulating film;
- forming a first hard mask pattern and a second hard mask pattern by forming a second resist pattern with an opening on said second hard mask and by etching said first hard mask and said second hard mask with said second resist pattern as an etching mask;
- eliminating said second resist pattern;
- forming a wiring groove by etching said inorganic insulating film with said first hard mask pattern and said second hard mask pattern as etching masks until said inorganic insulating film inside said via hole is eliminated and simultaneously eliminating said second resist pattern; and
- implanting a conductive substance into said via hole and said wiring groove.
5. The method according to claim 4, further comprising the steps of:
- forming a diffusion barrier film on said first wiring layer after forming said first wiring layer over said semiconductor substrate, said organic insulating film being formed on said diffusion barrier film; and
- eliminating a portion of said diffusion barrier film that is exposed at the bottom of said via hole after forming said via hole in said organic insulating film and simultaneously eliminating said first resist pattern.
6. The method according to claim 1, wherein said hard mask is a silicon dioxide film.
7. The method according to claim 1, wherein said inorganic insulating film is a methyl-silsequioxane (MSQ) film.
8. The method according to claim 4, wherein said inorganic insulating film is a methyl-silsequioxane (MSQ) film.
9. The method according to claim 1, wherein said organic insulating film is a silicon low-k polymer film.
10. The method according to claim 4, wherein said organic insulating film is a silicon low-k polymer film.
11. The method according to claim 1, wherein said inorganic insulating film is methyl-silsequioxane (MSQ) film and said organic insulating film is a silicon low-k polymer film.
12. The method according to claim 4, wherein said inorganic insulating film is methyl-silsequioxane (MSQ) film and said organic insulating film is a silicon low-k polymer film.
13. The method according to claim 2, wherein said diffusion barrier film is a silicon nitride film.
14. The method according to claim 5, wherein said diffusion barrier film is a silicon nitride film.
15. The method according to claim 3, wherein said first hard mask is a silicon dioxide film, and said second hard mask is a silicon nitride film.
16. The method according to claim 4, wherein said first hard mask is a silicon dioxide film, and said second hard mask is a silicon nitride film.
17. The method according to claim 3, wherein said second hard mask is eliminated simultaneously with the elimination of said diffusion barrier film.
18. The method according to claim 5, wherein a modified layer is formed by conducting a plasma treatment of a surface of said organic insulating film simultaneously with the elimination of said diffusion barrier film.
19. A method for etching a dual damascene structure comprised of an inorganic insulating film, an organic insulating film, and a hard mask sequentially laminated over a first wiring layer, the method comprising the steps of:
- forming a via hole in said inorganic insulating film by:
- (a) forming said inorganic insulating film over said first wiring layer; and
- (b) forming a first resist pattern with an opening on said inorganic insulating film and etching said inorganic insulating film with said first resist pattern as an etching mask;
- forming a hard mask pattern by:
- (a) eliminating said first resist pattern;
- (b) forming said organic insulating film so that said organic insulating film covers a upper side of said inorganic insulating film and an inside of said via hole;
- (c) forming said hard mask on said organic insulating film;
- (d) forming a second resist pattern with an opening on said hard mask; and
- (e) etching said hard mask with said second resist pattern as an etching mask; and
- forming a wiring groove by etching said organic insulating film with said second resist pattern and said hard mask pattern as etching masks until said organic insulating film inside said via hole is eliminated and simultaneously eliminating said second resist pattern.
20. The method according to claim 19, wherein said dual damascene structure further includes a diffusion barrier film formed on a first wiring layer; and
- wherein said step of forming said inorganic insulating film over said first wiring layer includes forming said diffusion barrier on said first wiring layer, said inorganic insulating film being formed on said diffusion barrier film; and
- further comprising a step of eliminating a portion of said diffusion barrier film that is exposed at the bottom of said via hole after forming a wiring groove and simultaneously eliminating said second resist pattern.
21. The method according to claim 20, wherein
- said hard mask is comprised of a first hard mask and a second hard mask; and
- said hard mask pattern is comprised of a first hard mask pattern and a second hard mask pattern.
22. The method according to claim 21, wherein said second hard mask pattern is eliminated simultaneously with the elimination of said diffusion barrier film.
23. A method for etching a dual damascene structure comprising an organic insulating film, an inorganic insulating film, a first hard mask, and a second hard mask sequentially laminated over a first wiring layer, the method comprising the steps of:
- forming a via hole in said organic insulating film by:
- (a) forming said organic insulating film over said first wiring layer;
- (b) forming a first resist pattern with an opening on said organic insulating film; and
- (c) etching said organic insulating film with said first resist pattern as an etching mask;
- while simultaneously etching said first resist pattern;
- forming a first hard mask pattern and a second hard mask pattern by:
- (a) forming said inorganic insulating film so that said inorganic insulating film covers an upper side of said organic insulating film and an inside of said via hole;
- (b) forming a second resist pattern with an opening on said second hard mask, and;
- (c) etching said first hard mask and said second hard mask with said second resist pattern as an etching mask; and
- forming a wiring groove by:
- (a) eliminating said second resist pattern; and
- (b) etching said inorganic insulating film with said first hard mask pattern and said second hard mask pattern as etching masks until said inorganic insulating film inside said via hole is eliminated; and
- while simultaneously eliminating said second hard mask pattern.
24. The method according to claim 23, wherein said dual damascene structure further includes a diffusion barrier film formed on a first wiring layer;
- wherein said step of forming said organic insulating film over said first wiring layer includes forming said diffusion barrier on said first wiring layer, said organic insulating film being formed on said diffusion barrier film; and
- further comprising a step of eliminating a portion of said diffusion barrier film that is exposed at the bottom of said via hole after forming a via hole in said organic insulating film while simultaneously etching said first resist pattern.
25. The method according to claim 24, wherein a modified layer is formed by conducting a plasma treatment of a surface of said organic insulating film simultaneously with the elimination of said diffusion barrier film.
Type: Application
Filed: Dec 20, 2005
Publication Date: Sep 14, 2006
Applicant: OKI ELECTRIC INDUSTRY CO., LTD. (Tokyo)
Inventor: Toyokazu Sakata (Tokyo)
Application Number: 11/306,205
International Classification: H01L 21/4763 (20060101);