Semiconductor device and method for fabricating the same
The semiconductor device includes an upper electrode line structure and a lower electrode line structure provided over a semiconductor substrate. The semiconductor device also includes a guard contact having a first portion and a second portion. The guard contact is disposed between the upper electrode line structure and the lower electrode line structure. The first and second portions of the guard contact have different line widths.
Latest Hynix Semiconductor Inc. Patents:
The present application claims priority to Korean patent application number 10-2005-0065784, filed on Jul. 20, 2005, which is incorporated by reference in its entirety.
BACKGROUND OF THE INVENTIONThe present invention relates to a semiconductor memory device. More particularly, the present invention relates to a method for fabricating a memory device wherein a guard contact formed in a chip guard is strengthened to prevent cracking caused from outside stresses.
Referring to
Referring to
According to the above conventional semiconductor device, the guard contact cannot prevent a crack from occurring when a chip is cut due to shrinkage to a fuse of the device. As a result, a “cracking phenomenon” between the electrode line structures shown in
The present invention relates to a semiconductor device and a method for fabricating wherein a guard contact formed in a chip guard is designed with two portions with different line widths. The two portions provide a zigzag or criss-cross pattern to increase the strength of the structure, thereby preventing impurity particles from passing and increasing resistance against outside stresses. Accordingly, reliability and yield of the device can be improved.
According to an embodiment of the present invention, a semiconductor device having an upper electrode line structure and a lower electrode line structure over a semiconductor substrate includes: a guard contact having a first portion and a second portion with different line width, disposed between the upper electrode line structure and the lower electrode line structure, wherein the first portion is disposed parallel to the upper electrode line structure, and the second portion is disposed perpendicular to the upper electrode line structure.
According to another embodiment of the present invention, a method for fabricating a semiconductor device includes: (a) forming a lower electrode line structure over a semiconductor substrate having a lower structure; (b) forming a guard line having a first portion and a second portion over the lower electrode structure, wherein the line width of the first and second regions are different; and (c) forming an upper electrode line structure over the guard contact.
BRIEF DESCRIPTION OF THE DRAWINGS
In one embodiment of the present invention, the first portion 145 and the second portion 143 of the guard contact 140 is alternately disposed over the lower electrode line structure 130 in a zigzag pattern, as can be seen in
In another embodiment of the present invention, the first portion 145 and the second portion 143 of the guard contact 140 is alternately disposed over the lower electrode line structure 130, where the two portions (or regions) are centered over the lower electrode line structure 130, as can be seen in
According to one embodiment of the present invention, since the guard contact plays the role of a structural member for supporting the outside stresses or pressures, the electrode line structures are prevented from cracking and allowing impurity particles to enter the electrode line structures. Accordingly, the process yield and reliability of the device can be improved.
The description of various embodiments of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed, and modifications and variations are possible in light of the above teachings. The embodiments were chosen and described in order to explain the principles of the invention and its practical application to enable one skilled in the art to utilize the invention in various embodiments and with various modifications as are suited to the particular use.
Claims
1. A semiconductor device, comprising:
- an upper electrode line structure and a lower electrode line structure provided over a semiconductor substrate; and
- a guard contact having a first portion and a second portion that are disposed between the upper electrode line structure and the lower electrode line structure, the first and second portions of the guard contact having different line widths.
2. The semiconductor device according to claim 1, wherein the first portion and the second portion of the guard contact are disposed in a zigzag pattern.
3. The semiconductor device according to claim 1, wherein the first portion and the second portion of the guard contact are aligned to the middle of a longitudinal extension of the lower electrode line structure.
4. The semiconductor device of claim 1, wherein the guard contact has a plurality of the first portions and a plurality of the second portions that are alternately disposed.
5. The semiconductor device according to claim 1, wherein a width of the first portion is at least twice that of the second portion.
6. A method for fabricating a semiconductor device comprising:
- forming a lower electrode line structure over a semiconductor substrate having a lower structure;
- forming a guard line having a first portion and a second portion over the lower electrode structure, wherein each line width of the first portion and the second portion is different from each other; and
- forming an upper electrode line structure over the guard contact.
7. The method according to claim 6, wherein the first portion and the second portion of the guard contact are alternately disposed in a zigzag pattern.
8. The method according to claim 7, wherein a width of the first portion is at least twice that of the second portion.
9. The method according to claim 6, wherein the first portion and the second portion of the guard contact are aligned to the middle of a longitudinal extension of the lower electrode line structure.
10. The method according to claim 9, wherein a width of the first portion is greater than that of the second portion, the width being a direction corresponding to a longitudinal direction of the lower electrode line structure.
Type: Application
Filed: Jul 3, 2006
Publication Date: Jan 25, 2007
Applicant: Hynix Semiconductor Inc. (Icheon-si)
Inventor: Young Kim (Bucheon-si)
Application Number: 11/481,199
International Classification: H01L 23/52 (20060101);