FABRICATION OF SEMICONDUCTOR INTERCONNECT STRUCTURES
A system and a method of forming copper interconnect structures in a surface of a wafer is provided. The method includes a step of performing a planar electroplating process in an electrochemical mechanical deposition station for filling copper material into a plurality of cavities formed in the surface of the wafer. The electroplating continues until a planar layer of copper with a predetermined thickness is formed on the surface of the wafer. In a following chemical mechanical polishing step the planar layer is removed until the copper remains in the cavities, insulated from one another by exposed regions of the dielectric layer.
Latest NOVELLUS SYSTEMS, INC. Patents:
- Lipseals and contact elements for semiconductor electroplating apparatuses
- Conformal deposition of silicon carbide films
- PECVD apparatus for in-situ deposition of film stacks
- Films of desired composition and film properties
- Suppression of parasitic deposition in a substrate processing system by suppressing precursor flow and plasma outside of substrate region
This application is a divisional of co-pending U.S. patent application Ser. No. 10/264,726, filed on Oct. 3, 2002, which is a continuation-in-part of U.S. Pat. No. 6,953,392, filed Feb. 27, 2001, claiming priority to U.S. Provisional Application No. 60/261,263, filed Jan. 16, 2001 and U.S. Provisional Application No. 60/259,676, filed Jan. 5, 2001 (NT-202), all incorporated herein by reference.
U.S. patent application Ser. No. 10/264,726 also claims priority to U.S. Provisional Application No. 60/327,025, filed Oct. 3, 2001, and U.S. Provisional Application No. 60/365,001, filed Mar. 13, 2002, all incorporated herein by reference.
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention relates to manufacture of semiconductor integrated circuits and more particularly to a method of electrochemical mechanical deposition and chemical mechanical polishing of conductive layers.
2. Background
Conventional semiconductor devices generally include a semiconductor substrate, usually a silicon substrate, and a plurality of sequentially formed dielectric interlayers such as silicon dioxide and conductive paths or interconnects made of conductive materials. Copper and copper alloys have recently received considerable attention as interconnect materials because of their superior electromigration and low resistivity characteristics. The interconnects are usually formed by filling copper in features or cavities etched into the dielectric interlayers by a metallization process. The preferred method of copper metallization process is electroplating. In an integrated circuit, multiple levels of interconnect networks laterally extend with respect to the substrate surface. Interconnects formed in sequential interlayers can be electrically connected using vias or contacts.
In a typical process, first an insulating interlayer is formed on the semiconductor substrate. Patterning and etching processes are performed to form features such as trenches and vias in the insulating layer. Typically the width of the trenches is larger than the width of the vias. Then, copper is electroplated to fill the features. Once the plating is over, a chemical mechanical polishing (CMP) step is conducted to remove the excess copper layer and other conductive layers that are above the top surface of the substrate to form the interconnect structure. These processes are repeated multiple times to manufacture multi layer interconnects.
An exemplary prior art process can be briefly described with the help of
Some prior art processes attempt to minimize or eliminate the dishing effect by employing multiple polishing steps with different slurries and polishing pads. For example, in one particular prior art process, at a first CMP process step the bulk copper layer on the substrate is removed down to a thickness that is over the barrier layer. The first step is performed in a first CMP station with a polishing pad that has no abrasive particles. A second step is performed in a second CMP station that has a pad with fixed abrasives to expose a portion of the barrier layer that overlies the insulating layer. In a third step, the portion of the barrier layer that overlies the insulating layer is removed using a pad that has no fixed particles. The third step is performed in a third CMP station.
In such prior art processes, multiple polishing steps increase the production time and the production cost. To this end, there is a need for an alternative method of planarizing plated substrates.
SUMMARY OF THE INVENTIONThe present invention provides a method of and system for plating a conductor and then chemically mechanically polishing the plated conductor in an advantageous manner that increases throughput and reduces defects. In particular, the conductor is plated using an electrochemical mechanical deposition (ECMD) process, and thereafter subjected to chemical mechanical polishing (CMP).
An exemplary embodiment system and a method of forming copper interconnect structures in a surface of a wafer is provided. The method includes a step of performing a planar electroplating process in an electrochemical mechanical deposition station for filling copper material into a plurality of cavities formed in the in the insulator layer or dielectric layer on the surface of the wafer. The electroplating continues until a planar layer of copper with a predetermined thickness is formed on the surface of the wafer. In a following chemical mechanical polishing step the planar layer is removed until the copper remains only in the cavities, isolated from one another by the dielectric layer.
BRIEF DESCRIPTION OF THE DRAWINGS
As will be described below, the present invention provides a method and a system for manufacturing interconnects for semiconductor integrated circuits. In one embodiment, the present invention employs a planar deposition process, such as electrochemical mechanical deposition (ECMD) process and chemical mechanical polishing process (CMP) to form copper interconnects. In this embodiment, for example, a thin planar copper layer is initially formed by an ECMD process step which is subsequently removed by carrying out two separate CMP process steps to produce final interconnect structure. In another embodiment, an initial ECMD process step is used to form a planar layer that is thinner than the layer formed in the first embodiment. This thin planar layer along with the barrier are removed using a single CMP step to form the final interconnect structure.
Descriptions of various ECMD deposition methods and apparatus that provide for planar deposition of a conductor can be found in the following patents and pending applications, all commonly owned by the assignee of the present invention. U.S. Pat. No. 6,176,992, entitled “Method and Apparatus for Electrochemical Mechanical Deposition.” U.S. application Ser. No. 09/740,701 (U.S. Patent Publication No. 2002/0074230), entitled “Plating Method and Apparatus that Creates a Differential between Additive Disposed on a Top Surface and a Cavity Surface of a Workpiece Using an External Influence,” filed on Dec. 18, 2001. A system that uses ECMD, and which can be adapted to obtain the systems described herein and perform the processes described herein is discussed in U.S. Utility application Ser. No. 09/795,687 (U.S. Patent Publication No. 2002/0088543), entitled “Integrated System for Processing Semiconductor Wafers” filed on Feb. 27, 2001 (incorporated herein by reference above) and which is based on priority provisional application No. 60/259,676 filed Jan. 5, 2001 and No. 60/261,263 filed Jan. 16, 2001. As described in those references, the ECMD uniformly fills holes (or vias) and trenches on a surface of a wafer with a conductive material while mechanically maintaining the planarity of the surface with a pad.
The CMP process conventionally involves pressing a semiconductor wafer or other such substrate against a moving polishing surface that is wetted with a chemical reactive abrasive slurry. The slurries are usually either basic or acidic and generally contain alumina, ceria, silica or other hard ceramic particles. The polishing surface is typically a planar pad made of polymeric materials well known in the art of CMP. The pad itself may also be an abrasive pad. During a CMP process a wafer carrier with a wafer to be processed is placed on a CMP pad and pressed against it. The pad, which may be an abrasive pad, may be moved laterally as a linear belt or may be rotated. The process is performed by moving the wafer against the pad or the linear belt in a CMP slurry solution flowing between the pad and the wafer surface. The slurry may be any of the known CMP slurries in the art, and may be flowed over the pad or may be flowed through the pad if the pad is porous in the latter case.
Reference will now be made to the drawings wherein like numerals refer to like parts throughout.
As shown in
As shown in
As shown in
It should be noted that although the present invention is described through the use of the ECMD process, it is also applicable to any planar deposition process that can yield thin layers.
Although, exemplary system comprising specific number of process modules have been illustrated and described above, it is understood that the above described systems may include more or less number of ECMD and CMP process modules depending upon throughput considerations. Further, in this application, the systems are shown schematically, thus, the process modules within the systems may be varied without changing the process results of the invention.
Although various preferred embodiments and the best mode have been described in detail above, those skilled in the art will readily appreciate that many modifications of the exemplary embodiment are possible without materially departing from the novel teachings and advantages of this invention.
Claims
1. An integrated system for processing a workpiece having cavities formed in a substrate, wherein a top surface of the workpiece and the cavities are coated with a conducting film comprising a barrier layer, the system comprising:
- an electroplating station configured to fill the cavities with conductive material and to form a planar layer of conductive material over the top surface of the workpiece;
- a first chemical mechanical polishing station configured to remove the planar layer of conductive material until exposing the barrier layer on the top surface so that the conductive material remains in the cavities, separated from one another by exposed regions of the barrier layer on the top surface; and
- a workpiece handling device configured to move workpieces between the stations.
2. The system of claim 1, further comprising a second chemical mechanical polishing station configured to remove the exposed regions of the barrier layer on the top surface while increasing the planarity of the conductive material remaining in the cavities.
3. The system of claim 2, wherein the second chemical mechanical polishing station comprises a non-abrasive polishing pad.
4. The system of claim 1, wherein the first chemical mechanical polishing station comprises a fixed abrasive polishing pad.
5. The system of claim 4, wherein the first chemical mechanical polishing station is configured to remove the planar layer using the fixed abrasive polishing pad without a slurry.
6. The system of claim 1, wherein the electroplating station is an electrochemical mechanical deposition (ECMD) station.
7. The system of claim 6, wherein the ECMD station further comprises a vertically stacked rinsing chamber.
8. The system of claim 1, further comprising an annealing station accessible by the workpiece handling device.
9. The system of claim 1, wherein the first chemical mechanical polishing station is configured to remove the barrier layer on the top surface after removing the planar layer of conductive material, so that the conductive material remains to fill the cavities.
10. The system of claim 9, wherein the electroplating station is configured to form the planar layer to a thickness less than about 2000 Å.
11. The system of claim 1, wherein the workpiece handling device is in a buffer station adjacent the electroplating station and the first chemical mechanical polishing station.
12. A system for processing a workpiece having cavities formed in a substrate, wherein a top surface of the workpiece and the cavities are coated with a conducting film comprising a barrier layer, the system comprising:
- a planar conductor station configured to fill the cavities with conductive material and to form a planar layer of conductive material over the top surface of the workpiece;
- a first chemical mechanical polishing station configured to remove the planar layer of conductive material until exposing the barrier layer on the top surface so that the conductive material remains filling the cavities; and
- a second chemical mechanical polishing station configured to remove the barrier layer and leaving conductive material filling the cavities.
13. The system of claim 12, further comprising a workpiece handling device configured to move workpieces between the stations.
14. The system of claim 13, wherein the workpiece handling device is in a buffer station.
15. The system of claim 12, wherein the planar conductor station is an electrochemical mechanical deposition (ECMD) station.
16. The system of claim 12, wherein the planar conductor station is configured to form the planar layer to a thickness less than about ¾ D, wherein D is a depth of the cavities.
17. The system of claim 12, wherein at least one of the stations comprises a vertically stacked rinsing and drying chamber.
18. The system of claim 12, further comprising an annealing chamber configured to anneal the workpiece after forming the planar layer.
19. The system of claim 12, wherein the first chemical mechanical polishing station comprises a fixed abrasive polishing pad.
20. The system of claim 12, wherein the second chemical mechanical polishing station comprises a non-abrasive polishing pad.
Type: Application
Filed: Feb 6, 2007
Publication Date: Jun 7, 2007
Applicant: NOVELLUS SYSTEMS, INC. (San Jose, CA)
Inventors: Bulent Basol (Manhattan Beach, CA), Homayoun Talieh (San Jose, CA)
Application Number: 11/672,005
International Classification: B24B 1/00 (20060101); H01L 21/4763 (20060101); H01L 21/461 (20060101);