Memory Module Having a Clock Line and Termination
A memory system includes a controller chip and a memory module coupled to the controller chip. A signal line carries a signal that traverses the signal line until reaching a termination at an end of the signal line. A clock line carries a clock signal that traverses the clock line to reach a second termination at an end of the clock line. The module includes a first memory device connected to the signal line and the clock line such that the signal and the clock signal arrive at the first memory device at substantially the same time. The module includes a second memory device connected to the signal line and the clock line such that the signal and the clock signal arrive at the second memory device at substantially the same time and after the signal and the clock signal arrive at the first memory device.
This application is a continuation of U.S. patent application Ser. No. 11/459,858, filed Jul. 25, 2006, which is a continuation of U.S. patent application Ser. No. 09/839,768, filed Apr. 19, 2001, which is now U.S. Pat. No. 7,085,872, which is a continuation of U.S. patent application Ser. No. 09/507,303, filed Feb. 18, 2000, which is now U.S. Pat. No. 6,266,730, which is a continuation of U.S. patent application Ser. No. 08/938,084, filed Sep. 26, 1997, which is now U.S. Pat. No. 6,067,594, which applications are incorporated by reference herein in their entirety.
BACKGROUNDAs computer processors increase in speed they require increased information bandwidth from other subsystems supporting the processor. An example is the large amount of bandwidth needed by video and 3D image processing from a computer memory subsystem. Another example is a main memory subsystem. One or more high frequency buses are typically employed to provide the bandwidth required. The higher the frequency of operation of the bus, the greater the requirement that the signals on the bus have high-fidelity and equal propagation times to the devices making up the subsystem. High-fidelity signals are signals having little or no ringing and controlled and steady rising and falling edge rates. Many obstacles are encountered in assuring the uniform arrival times of high-fidelity signals to devices on the bus. One such obstacle is a requirement that a subsystem be modular, meaning that portions of a subsystem may be added and possibly removed. The modularity requirement implies that devices that are part of the modular subsystem be mounted on a separate substrate or module which couples to another board, the motherboard. It also implies the use of connectors if both addition and removal is required. Other obstacles are the number of layers of the motherboard on which routing of the bus is allowed and whether the bus is routed in a straight line or routed with turns. Too few layers on a motherboard, or a module, and turns of the lines may not permit the construction of the bus lines in a way necessary to achieve uniform arrival times of high-fidelity signals to devices on the bus.
Modular subsystems in computers have numerous advantages, some of which are field upgradeability, replacement of a failing device, flexibility of initial configuration, and increased device density. Currently, so called SIMMs (single in-line memory module) and DIMMs (dual in-line memory modules) are examples of computer memory systems employing such modules. Because of these advantages and the desirability of having high performance modular memory subsystems, it is especially important to have buses with uniform arrival times to devices in applications where modules are employed.
One form of module technology, using buses, is oriented to a grid topology having three groups of lines as shown in
A circuit model of a tapped line, typical of the second group of lines, is shown in
As mentioned above, the need to incorporate memory modules into the design of the modular system may also imply the use of connectors. In general, connectors have undesirable characteristics for operating at high frequency, such as inductance, capacitance, or crosstalk which introduces noise from one line into another line. Failure to take the connector characteristics into account leads to non-uniform arrival characteristics and low-fidelity signals when crossing a connector boundary resulting in lower performance (due to longer settling times, reduced noise margin or different signal propagation speed) from the modular system using the lines.
The physical shape, size and construction of the memory module is important to consider as well. The physical nature of the memory module may force the IC devices mounted on the module to be arranged in a less-than-optimal topology for the high frequency transmission line layout. High frequency signaling typically requires that electrical paths be controlled; signal delays need to be minimized or matched and impedance needs to be tightly controlled for high frequency operation, where high frequency means frequencies in the range of 200 megahertz to at least 1,000 megaHertz.
For the foregoing reasons, there is a need for a bus connecting to a plurality of devices which has uniform arrival times of high-fidelity signals to the devices on the bus, even when modules and connectors are employed to build a computer subsystem in which the bus is used and despite the physical size, shape and construction of the module and the number of devices mounted on it.
SUMMARY OF THE INVENTIONThe present invention is directed to a high frequency bus system which insures uniform arrival times of high-fidelity signals to the devices on the high frequency bus, despite the use of the bus on modules and connectors. A high frequency bus system includes a first bus segment having one or more devices connected between a first and a second end. The first bus segment has at least a pair of transmission lines for propagating high frequency signals and the devices are coupled to the pair of transmission lines. The high frequency bus system also includes a second bus segment which has no devices connected to it. The second bus segment also has at least a pair of transmission lines for propagating high frequency signals. The first end of the first segment and second end of the second segment are coupled in series to form a chain of segments and when two signals are introduced to the first end of the second bus segment at the substantially the same time, they arrive at each device connected to the first bus segment at substantially the same time. Also, when two signals originate at a device connected to the first bus segment at substantially the same time, they arrive at the first end of the second bus segment at substantially the same time. Uniform arrival times hold despite the use of connectors to couple the segments together, despite the segments being located on modules, without the need for stubs, despite the presence of routing turns in the segments and despite the type of information, such as address, data or control, carried by the signals.
In a preferred embodiment, the bus runs along a motherboard (second segment), onto one end of a memory module, then along the memory module (first segment), and exits the other end of the memory module along another motherboard segment to a next memory module. By running the bus through the module, stubs between a motherboard bus and each device are avoided, eliminating the need for resistors to compensate for reflections caused by the stubs. Preferably, each bus goes to all devices, using a control packet to select particular devices as needed.
In a preferred embodiment, the uniform arrival time is also insured by a number of routing and impedance modifying techniques. In particular, the total length traveled by different busses is equalized by having shorter horizontal length bus lines connected with corresponding longer vertical lengths joined by a right angle. In another aspect, parallel bus lines are used to equalize impedance for internally routed lines, since they have dielectric material on both sides, compared to a surface line with dielectric on only one side.
BRIEF DESCRIPTION OF THE DRAWINGS
A more detailed view of module 420 is shown in
Notches 560 on the side having the edge fingers are used as a key to assure the proper orientation and electrical and parametric compatibility of the module when coupled to the motherboard. Notches 570 may be used by a clamping or retaining device to hold the device module in place on the motherboard.
In
The routing of the clock segments is shown in
When connectors are used as the means of coupling between bus segments, certain characteristics of the connector are important with respect to their effect on the transmission lines coupled by the connector.
Z1′=Z1sqrt(C1/CT) where CT=C1+CDL,
where CDL is the device load.
Thus, adding capacitance to the line lowers its impedance. A constraint on the above calculation is that the length of section 1320 must be on the order of an inch or less, preferably about 0.25 inches, implying that the device loads must be spaced by about 0.25 inches apart. If the device loads are spaced more widely, say by greater than 1 inch, then a line with an impedance of Z0 must be placed between the device loads so that distance over which the device loading has an effect is reduced to less than an inch. The reason for the distance limitation is based the transition time of the signal and how far that signal can travel during its transition time. Preferably, the signal to be propagated over the line has a rise time of about 200 pico-seconds (pS). During that time the signal will travel about an inch for a line on the surface of the module, assuming that signals on the surface of the module have a flight time of 150 to 200 pS/inch (to be discussed below). If there are no device loads on the module because no devices are present (in the case of a continuity module) then line sections 1320 are not present. Only line sections 1360 having an impedance of Z0 are present and run the length of the module.
Because sections of the line run on the surface of the module and some sections run internally between the two reference planes, the sections of line have different characteristics such as impedance and time of travel (flight time). Sections of line, such as either 1640a or 1640b individually, have a different impedance than section 1620 or 1625 running on the surface of the module. These two types of lines are shown in
To construct a line of the type shown in
To construct a line of the type in
There is still a problem associated with the use of the two types of lines as shown in
TF=TC sqrt(e'r),
where TC is the flight time of a signal in free space (approximately 84.7 picoseconds per inch=3.33 pS/millimeter) and e'r is the effective relative permittivity of the medium in which the signal propagates. For lines constructed according to
To assure that signals traveling on the lines of the module arrive at the IC device at the same time requires some form of compensation which takes into account the different flight times of the different types of lines. In one embodiment of the present invention, the physical line is first made to have the same length by routing the lines with a right angle turn as shown on
Continuity modules used to couple the bus to modules having devices on them, should have delay matching segments added if the routes on the continuity module use right angle turns with portions of the turn having different flight times. The delay matching segments assure that signals entering the continuity module at the same time, leave the continuity module at the same time. A continuity module connected to the termination device need not have any delay matching segments added as uniform arrival times of signals at the termination device is not necessary.
Although the invention has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. For example,
In
Claims
1. A system comprising:
- a controller chip; and
- a memory module coupled to the controller chip, the memory module comprising:
- a first signal line coupled to the controller chip, the first signal line to carry a first signal between a first end of the first signal line and a second end of the first signal line, wherein the first signal enters the module at the first end of the first signal line, the first signal traversing the first signal line until reaching a first termination at the second end of the first signal line;
- a clock line to carry a clock signal between a first end of the clock line and a second end of the clock line, wherein the clock signal enters the module at the first end of the clock line and traverses the clock line alongside the first signal until the clock signal reaches a second termination at the second end of the clock line;
- a first memory device connected to the first signal line and the clock line such that the first signal and the clock signal arrive at the first memory device at substantially the same time; and
- a second memory device connected to the first signal line and the clock line such that the first signal and the clock signal arrive at the second memory device at substantially the same time and after the first signal and the clock signal arrive at the first memory device.
2. The system of claim 1, further comprising:
- a second signal line to carry a second signal between a first end of the second signal line and a second end of the second signal line, wherein the second signal enters the module at the first end of the second signal line, the second signal traversing the second signal line until reaching a third termination at the second end of the second signal line.
3. The system of claim 2, wherein the first signal and the second signal arrive at the first memory device at substantially the same time, and the first signal and the second signal arrive at the second memory device at substantially the same time.
4. The system of claim 2, wherein the first signal line and second signal line have substantially equal electrical length.
5. The system of claim 2, wherein each of the first signal line and second signal line include a right angled turn at a feed-through hole in a substrate of the module.
6. The system of claim 2, wherein the first and second signal lines carry address and control information.
7. The system of claim 2, wherein the first and second signal lines and the clock line have substantially equal electrical length.
8. The system of claim 7, further comprising a first plurality of edge fingers, wherein the first end of the first signal line is connected to a first edge finger of the first plurality of edge fingers and the first end of the second signal line is connected to a second edge finger of the first plurality of edge fingers.
9. The system of claim 8, further comprising a second plurality of edge fingers, the second plurality of edge fingers interleaved with the first plurality of edge fingers, the second plurality of edge fingers connected to a reference plane disposed within the module, wherein the reference plane is a ground potential reference plane.
10. The system of claim 9, further comprising a clock generator device coupled to the first end of the clock line, the clock generator device to generate the clock signal.
11. A system having a socket to receive a memory module, the memory module comprising:
- a substrate;
- a first plurality of edge fingers disposed at an edge of the substrate;
- a plurality of signal lines routed along the length of the substrate, wherein each signal line of the plurality of signal lines is connected to an edge finger of the first plurality of edge fingers, wherein each signal line of the plurality of signal lines has a respective end coupled to a termination device;
- a plurality of memory devices disposed on the substrate, wherein each memory device of the plurality of memory devices is connected to the plurality of signal lines such that signals traversing along the plurality of signal lines arrive at the plurality of memory devices in sequence before reaching the termination device; and
- a clock line routed alongside the plurality of signal lines, the clock line to carry a clock signal that propagates alongside a plurality of signals traversing along the plurality of signal lines, wherein each signal line of the plurality of signal lines and the clock line have substantially equal electrical length.
12. The system of claim 11, wherein the signals traversing along the plurality of signal lines includes a first signal traversing along a first signal line of the plurality of signal lines and a second signal traversing along a second signal line of the plurality of signal lines, and wherein the first signal and the second signal arrive substantially uniformly at each memory device of the plurality of memory devices.
13. The system of claim 12, wherein the first and second signal lines have substantially equal electrical length.
14. The system of claim 12, wherein each of the first and second signal lines includes a right angled turn at a feed-through hole in the substrate.
15. The system of claim 12, wherein the first and second signal lines carry address and control information.
16. The system of claim 11, further comprising
- a reference plane disposed within the memory module; and
- a second plurality of edge fingers, wherein edge fingers of the second plurality of edge fingers are interleaved with edge fingers of the first plurality of edge fingers, the second plurality of edge fingers are connected to the reference plane disposed within the memory module.
17. The system of claim 16, wherein the reference plane is a ground potential reference plane.
18. A computer motherboard having a socket to receive a module, the module comprising:
- a signal line having a first end and a second end;
- a first termination device connected to the second end of the signal line, wherein a signal enters the module at the first end of the signal line, traverses the signal line, and terminates at the first termination device;
- a clock line having a first end and a second end, wherein the clock line is routed alongside the signal line, the clock line to carry a clock signal that propagates alongside the signal that traverses the signal line, wherein the clock line and the signal line have substantially equal length; and
- a second termination device connected to the second end of the clock line, wherein the clock signal enters the module at the first end of the clock line, traverses the clock line and terminates at the second termination device.
19. The motherboard of claim 18, wherein the module further comprises:
- a plurality of edge fingers, wherein the signal line is connected to an edge finger of the plurality of edge fingers, and wherein the first end of the clock line is connected to an edge finger of the plurality of edge fingers.
20. A system comprising:
- a circuit board; and
- a socket, disposed, on the circuit board, to receive a memory module, the module comprising: a signal line that includes a first end and a second end, and a clock line routed alongside the signal line, the clock line including a first end and a second end, wherein a signal enters the module at a first end of the signal line, traverses the signal line, and terminates at a first termination device, the clock line to carry a clock signal that propagates alongside the signal that traverses the signal line, wherein the signal line has a first length between the first end and second end of the signal line, and the clock line has a second length between the first end and second end of the clock line, wherein the first length is substantially equal to the second length.
21. The system of claim 20, wherein the memory module includes a plurality of signal lines, including said signal line, and the plurality of signal lines and the clock line have substantially equal electrical length.
22. The system of claim 21, wherein each signal line of the plurality of signal lines includes a right angled turn at a feed-through hole in a substrate of the module.
23. The system of claim 21, wherein the plurality of signal lines carry address and control information.
24. The system of claim 21, further comprising:
- a first plurality of edge fingers connected to the plurality of signal lines;
- a second plurality of edge fingers, wherein the second plurality of edge fingers is interleaved with the first plurality of edge fingers; and
- a reference plane disposed within the memory module and connected to the second plurality of edge fingers, wherein the reference plane is a ground potential reference plane.
25. The system of claim 21, wherein the memory module includes memory devices disposed on the module and connected to the plurality of signal lines, wherein signals traversing along each signal line of the plurality of signal lines arrive at the memory devices in sequence before reaching a termination device connected to a second end of the signal line.
26. A method of operation in a system comprising a memory module having a plurality of signal lines, a clock line routed alongside the plurality of signal lines, a first termination connected to a respective end of the plurality of signal lines, a second termination connected to an end of the clock line, and a plurality of memory devices, the method comprising:
- traversing signals along the plurality of signal lines such that the signals arrive substantially uniformly at each memory device of the plurality of memory devices in sequence before reaching the first termination; and
- traversing a clock signal along the clock line such that the clock signal traverses alongside the signals traversing along the plurality of signal lines, the clock signal starting at a first end of the clock line and terminating at the second termination.
27. The method of claim 26, wherein a first signal of the plurality of signals arrives at a first memory device of the plurality of memory devices before arriving at a second memory device the plurality of memory devices, and wherein the first signal arrives at the second memory device before reaching the first termination, and wherein a second signal of the plurality of signals arrives at the first memory device before arriving at the second memory device and the second signal arrives at the second memory device before reaching the first termination.
28. The method of claim 27, wherein the first signal and the second signal arrive at the first memory device at substantially the same time, and the first signal and the second signal arrive at the second memory device at substantially the same time and after the first signal and the second signal arrive at the first memory device.
29. The method of claim 26, wherein the plurality of signal lines and the clock line have substantially equal electrical length.
30. The method of claim 26, wherein each of the plurality of signal lines includes a right angled turn at a feed-through hole in a substrate of the module.
31. The method of claim 26, wherein the plurality of signal lines carry address and control information.
Type: Application
Filed: Mar 12, 2007
Publication Date: Jul 5, 2007
Inventors: Haw-Jyh Liaw (Fremont, CA), David Nguyen (San Jose, CA)
Application Number: 11/685,152
International Classification: G06F 13/14 (20060101);