SELF-ALIGNED IN-CONTACT PHASE CHANGE MEMORY DEVICE
A memory cell and a method of making the same. An insulating material is deposited on a substrate. A via is produced in the substrate and a conductive lower block is disposed within the via. A step spacer comprised of insulating material is disposed in the via above the conductive lower block. Phase change material is disposed above the conductive lower block and bound within the step spacer. A conductive upper block comprised of conductive material is formed over the phase change material.
The present invention is directed toward computer memory, and more particularly to a non-volatile phase change memory device.
BACKGROUND OF THE INVENTIONThere are two major groups in computer memory: non-volatile memory and volatile memory. Constant input of energy in order to retain information is not necessary in non-volatile memory but is required in the volatile memory. Examples of non-volatile memory devices are Read Only Memory, Flash Electrical Erasable Read Only Memory, Ferroelectric Random Access Memory, Magnetic Random Access Memory, and Phase Change Memory. Examples of volatile memory devices include Dynamic Random Access Memory (DRAM) and Static Random Access Memory (SRAM). The present invention is directed to phase change memory. In phase change memory, information is stored in materials that can be manipulated into different phases. Each of these phases exhibit different electrical properties which can be used for storing information. The amorphous and crystalline phases are typically two phases used for bit storage (1's and 0's) since they have detectable differences in electrical resistance. Specifically, the amorphous phase has a higher resistance than the crystalline phase.
Glass chalcogenides are a group of materials commonly utilized as phase change material. This group of materials contain a chalcogen (Periodic Table Group 16/VIA) and a more electropositive element. Selenium (Se) and tellurium (Te) are the two most common semiconductors in the group used to produce a glass chalcogenide when creating a phase change memory cell. An example of this would be Ge2Sb2Te5 (GST), SbTe, and In2Se3. However, some phase change materials do not utilize chalcogen, such as GeSb. Thus, a variety of materials can be used in a phase change material cell as long as they can retain separate amorphous and crystalline states.
The amorphous and crystalline phases in phase change material are reversible. As shown in
A phase change cell is read by applying a pulse of insufficient strength to program, i.e. to alter the phase of, the material 107. The resistance of this pulse can then be read as a “1” or “0”. The amorphous phase which carries a greater resistance is generally used to represent a binary 0. The crystalline phase which carries a lower resistance can be used to represent a binary 1. In cells where there are varying degrees of resistance, the phases can be used to represent, for example, “00”, “01”, “10”, and “11”.
BRIEF SUMMARY OF THE INVENTIONOne exemplary aspect of the present invention is a method of forming a memory cell. The method includes forming at least one insulating layer over a substrate, a via in the insulating layer, and a conductive lower block in the via. A step spacer of insulating material is formed in the via above the conductive lower block. The step spacer includes a passage with a bottom aperture and a top aperture, such that the bottom aperture is smaller than the top aperture. Phase change material is deposited in the via above the conductive lower block and within the step spacer. A conductive upper block is formed over the phase change material.
Another exemplary aspect of the invention is a memory cell. The memory cell includes a substrate and an insulating material formed over the substrate. A via is formed within the insulating material. The memory cell includes a conductive lower block at the bottom of the via and a step spacer. The step spacer is made of insulating material, is disposed over the conductive lower block, and includes a passage. Phase change material is disposed above the conductive lower block and within the step spacer. A conductive upper block is disposed above the phase change material.
Yet a further exemplary aspect of the invention is an integrated circuit including one or more memory cells. At least one of the memory cells includes a substrate, an insulating material formed over the substrate with a via formed therein, a conductive lower block at the bottom of the via, and a step spacer made of insulating material disposed over the conductive lower block. The step spacer includes a passage. Phase change material is disposed above the conductive lower block and within the step spacer. A conductive upper block is disposed above the phase change material.
The present invention will be described with reference to embodiments of the invention. Throughout the description of the invention reference is made to
Typically, the substrate 302 is composed of silicon monocrystals, however, some III-V compounds of the periodic table such as gallium arsenide (GaAs) or other compounds may be utilized. It is contemplated that substitute insulating materials may be employed in the present invention, such as SiOC or various other dielectric materials known by those skilled in the art.
Starting with the structure shown in
In the alternate embodiment of a starting FEOL wafer shown in
As shown in
In
In a particular embodiment, the via has a radius of 90 nm and 100 nm of insulating material 602 is used. The insulating material thickness will vary in alternate embodiments with larger or smaller via diameters. The degree of undercut in the SiO2 of the insulating layer 208 correlates to the size of the cavity 604 formed within the insulating material 602. The diameter of the cavity 604 is approximately twice the size of the undercut (i.e. 30 nm of undercut creates a 60 nm diameter cavity) of the SiO2 208 under the Si3N4 210. The diameter of the cavity is independent of the diameter of the via 306 at the top insulating layer 210.
In
As shown in
Turning to
Returning to
To program the cell 202, an electrical pulse is applied beginning at the conductive lower block 204, to the heat-isolating conductive lower layer 212, into the phase change material 216, to the heat-isolating conductive upper layer 218, and finally up to the conductive upper block 220. Ohmic heating created by the resistance through the phase change material 216 heats the same and changes the resistive properties of the phase change material 216. A short strong electrical pulse will cause the phase change material 216 to heat and cool quickly resulting in an amorphous phase. A long weaker electrical pulse will cause the phase change material to heat and cool slowly, thereby allowing the phase change material 216 to crystallize. The amorphous and crystalline phases exhibit, respectively, higher and lower resistive properties. The stored data can be retrieved through reading the resistance of a particular cell by producing an electrical pulse that is either too weak or too short to alter the phase in the phase change material 216.
The heat-isolating conductive lower and upper layers 212, 218 improve the efficiency of ohmic heating used to store information. The layers 212, 218 “cap” the phase change material and are contained within the vias of the memory cell. By “capping” the phase change material 216 the heat-isolating conductive layers 212, 218 provide insulation for the phase change material, thereby isolating the heat produced from the electrical resistance to the phase change material 216. The heat-isolating conductive layers 212, 218 can help improve memory cell efficiency and write times.
The production of an integrated circuit of cells is achieved by producing the cells in an array so that rows and columns are formed. These cells are then linked together at the FET gates in the MOSFET creating a “word” line. The wiring, used also as the conductive upper block, is linked together perpendicular to the FET gate linkage creating a “bit” line. This allows each cell to be read or programmed individually by mapping its “word” and “bit” line coordinates.
The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated. Having thus described the invention of the present application in detail and by reference to embodiments thereof, it will be apparent that modifications and variations are possible without departing from the scope of the invention defined in the appended claims.
Claims
1. A method of forming a memory cell, the method comprising:
- forming at least one insulating layer over a substrate;
- forming a via in the insulating layer;
- forming a conductive lower block in the via; forming a step spacer of insulating material in the via above the conductive lower block, the step spacer including a passage with a bottom aperture and a top aperture, the bottom aperture being smaller than the top aperture;
- depositing phase change material in the via above the conductive lower block and within the step spacer; and
- forming a conductive upper block over the phase change material.
2. The method of claim 1, further comprising recessing the conductive lower block.
3. The method of claim 1, further comprising depositing a heat-isolating conductive lower layer in the via at least between the conductive lower block and the phase change material.
4. The method of claim 1, wherein forming the step spacer includes:
- depositing an insulating spacer layer within the via, the conformality of deposition of the insulating spacer layer being such that a cavity is formed by the insulating spacer layer; and
- etching the insulating spacer layer such that the area below the cavity forms a ridge within the step spacer.
5. The method of claim 4, further comprising forming a reentrant profile of the via prior to the deposition of the insulating spacer layer.
6. The method of claim 5, wherein forming the reentrant via profile includes:
- forming a first insulating layer over the conductive lower block;
- forming a second insulating layer over the first insulating layer; and
- etching the first and second insulating layers such that the second insulating layer overhangs the first insulating layer.
7. The method of claim 4, further comprising depositing insulating material above the conductive lower block and in the via, the insulating material being thicker than the radius of the via.
8. The method of claim 7, wherein the formation of the step spacer is performed such that the cavity of the step spacer along a center axial cross section of the step spacer is substantially T-shaped.
9. The method of claim 1, further comprising:
- recessing the phase change material into the via; and
- depositing a heat-isolating conductive upper layer between at least the phase change material and the conductive upper block.
10. A memory cell comprising:
- a substrate;
- an insulating material formed over the substrate with a via formed therein;
- a conductive lower block at the bottom of the via;
- a step spacer made of insulating material disposed over the conductive lower block, the step spacer including a passage;
- phase change material disposed above the conductive lower block and within the step spacer; and
- a conductive upper block disposed above the phase change material.
11. The memory cell of claim 10, further comprising a heat-isolating conductive lower layer disposed between the conductive lower block and the phase change material.
12. The memory cell of claim 10, wherein the step spacer includes a bottom aperture and a top aperture, the bottom aperture being smaller than the top aperture.
13. The memory cell of claim 12, wherein the step spacer includes a ridge between the bottom aperture and the top aperture along a radial axis and within the passage.
14. The memory cell of claim 10, wherein the cavity of the step spacer is substantially T-shaped along a center axial cross section of the step spacer.
15. The memory cell of claim 10, further comprising a heat-isolating conductive upper layer disposed between the phase change material and the conductive upper block.
16. The memory cell of claim 10, wherein the conductive upper block is outside of the via.
17. An integrated circuit comprising one or more memory cells, at least one of the memory cells comprising:
- a substrate;
- an insulating material formed over the substrate with a via formed therein;
- a conductive lower block at the bottom of the via;
- a step spacer made of insulating material disposed over the conductive lower block, the step spacer including a passage;
- phase change material disposed above the conductive lower block and within the step spacer; and
- a conductive upper block disposed above the phase change material.
18. The integrated circuit of claim 17, further comprising:
- a heat-isolating conductive lower layer disposed between the conductive lower block and the phase change material; and
- a heat-isolating conductive upper layer disposed between the conductive upper block and the phase change material.
19. The integrated circuit of claim 17, wherein the step spacer includes a bottom aperture and a top aperture, the bottom aperture being smaller than the top aperture.
20. The integrated circuit of claim 19, wherein the step spacer includes a ridge between the bottom aperture and the top aperture along a radial axis and within the passage.
21. The integrated circuit of claim 17, wherein the cavity of the step spacer along a center axial cross section of the step spacer is substantially T-shaped.
Type: Application
Filed: Oct 17, 2006
Publication Date: Apr 17, 2008
Inventors: Roger W. Cheek (Somers, NY), Chung H. Lam (Peekskill, NY), Stephen M. Rossnagel (Pleasantville, NY), Alejandro G. Schrott (New York, NY)
Application Number: 11/550,318
International Classification: H01L 21/44 (20060101);