POWER EXCURSION TOLERANT POWER SYSTEM
A power excursion tolerant power system includes at least one powered component. A system capacitance and at least one power supply are coupled to the at least one powered component. The at least one power supply is operable as a voltage controlled current source to supply power to the at least one powered component when a system load is below a predetermined threshold. The at least one power supply is operable as a constant current source, and together with the system capacitance, to supply power to the at least one powered component when the system load is above the predetermined threshold. A load reduction mechanism is coupled to the at least one powered component and operable to perform at least one load reduction action when the system load is above the predetermined threshold.
Latest Dell Products L.P. Patents:
- CACHING TECHNIQUES USING A TWO-LEVEL READ CACHE
- ENTROPY-BASED ONLINE LEARNING WITH ACTIVE SPARSE LAYER UPDATE FOR ON-DEVICE TRAINING WITH RESOURCE-CONSTRAINED DEVICES
- COMPOSABLE CORE MATRIX FOR SERVICE LEVEL COMPLIANCE
- SOLDER PREFORMS WITH EMBEDDED BEADS TO ACT AS STANDOFFS
- EXPLAINABLE FEDERATED LEARNING ROBUST TO MALICIOUS CLIENTS AND TO NON-INDEPENDENT AND IDENTICALLY DISTRIBUTED DATA
The present disclosure relates generally to information handling systems, and more particularly to an information handling system with a power excursion tolerant power system.
As the value and use of information continues to increase, individuals and businesses seek additional ways to process and store information. One option is an information handling system (IHS). An IHS generally processes, compiles, stores, and/or communicates information or data for business, personal, or other purposes. Because technology and information handling needs and requirements may vary between different applications, IHSs may also vary regarding what information is handled, how the information is handled, how much information is processed, stored, or communicated, and how quickly and efficiently the information may be processed, stored, or communicated. The variations in IHSs allow for IHSs to be general or configured for a specific user or specific use such as financial transaction processing, airline reservations, enterprise data storage, or global communications. In addition, IHSs may include a variety of hardware and software components that may be configured to process, store, and communicate information and may include one or more computer systems, data storage systems, and networking systems.
A number of factors exists and/or are developing in IHSs that raise issues with regard to the demand for power (e.g., associated with throughput of data processing) and the supply of power. For example, processor power usage has continually been trending upwards, and the use of graphics processors and similar devices as co-processors increases throughput of data processing, but with the associated need for a higher supply of power. In another example, processor “turbo mode” operation has been implemented in processors to increase performance by increasing the internal clock frequency for relatively short periods of time, and can cause processors to consume, for example, twice their rated direct current (DC) power consumption, which can place an appreciable load on the power system. In yet another example, shared-infrastructure platforms (e.g., blade and/or other modular platforms) place an emphasis on density and cost, which may be achieved by sizing the power subsystems to meet the typical needs of the system, rather than the worst-case scenarios, which can raise a number of issues.
For example, conventional power systems include an output overload protection scheme that monitors and compares the output of the power supply to a fixed reference overload condition. If the output of the power supply exceeded the fixed reference overload condition, such as when a worst-case power scenario occurs, the power supply disables its output to protect the IHS and the power supply, resulting in shutdown of the power supply and IHS, and is accompanied by the associated possibility of IHS data loss.
In order to avoid shutdown and possible data loss, conventional IHS power systems are selected to meet all power loading conditions of the IHS. Thus, short duration, peak power loading conditions like those discussed above require the power system to be oversized for the majority of system loads in order to prevent power supply shut down in peak power situations, resulting in the power system being costlier and less efficient that a power system that is sized for the majority of situations the IHS will encounter.
Accordingly, it would be desirable to provide an improved IHS power system.
SUMMARYAccording to one embodiment, a power system includes at least one powered component; a system capacitance coupled to the at least one powered component; at least one power supply coupled to the at least one powered component, wherein the at least one power supply is operable as a voltage controlled current source to supply power to the at least one powered component when a system load is below a predetermined threshold, and wherein the at least one power supply is operable as a constant current source, and together with the system capacitance, to supply power to the at least one powered component when the system load is above the predetermined threshold; and a load reduction mechanism coupled to the at least one powered component and operable to perform at least one load reduction action when the system load is above the predetermined threshold.
For purposes of this disclosure, an IHS may include any instrumentality or aggregate of instrumentalities operable to compute, classify, process, transmit, receive, retrieve, originate, switch, store, display, manifest, detect, record, reproduce, handle, or utilize any form of information, intelligence, or data for business, scientific, control, entertainment, or other purposes. For example, an IHS may be a personal computer, a PDA, a consumer electronic device, a display device or monitor, a network server or storage device, a switch router or other network communication device, or any other suitable device and may vary in size, shape, performance, functionality, and price. The IHS may include memory, one or more processing resources such as a central processing unit (CPU) or hardware or software control logic. Additional components of the IHS may include one or more storage devices, one or more communications ports for communicating with external devices as well as various input and output (I/O) devices, such as a keyboard, a mouse, and a video display. The IHS may also include one or more buses operable to transmit communications between the various hardware components.
In one embodiment, IHS 100,
Referring now to
The power excursion tolerant power system 200 includes a plurality of powered components that, in the illustrated embodiment, include a processor 202, a plurality of memory devices 204 coupled to the processor 202, a processor 206, a plurality of memory devices 208 coupled to the processor 206, a graphics processor 210, and a plurality of other system components 212. The other system components 212 may include the components of the IHS 100, discussed above with reference to
Referring now to
For example, the output measurement device 310 may include a sensory device that is operable to measure an output current of the PSU 302 such as, for example, series resistors, current sense transformers, a direct current resistant (DCR) inductor, and/or a variety of other current sense elements known in the art. The output measurement device 310 produces a signal that is indicative of the output power 308/system load and provides that signal to a detector 312 that is operable to determine whether the output power 308/system load is exceeding a predetermined threshold. For example, the detector 312 may include a programmable predetermined threshold output power 308/system load and, when the detector 312 detects that the signal from the output measurement device 310 is indicative of an output power 308/system load that is above the predetermined threshold, the detector 312 may produce a signal or signals 314 that may cause the PSU to enter into a constant current mode operation, discussed in further detail below, and/or may be used as the load reduction signal 220 discussed above with reference to
Referring now to
The power system component 400 comprises of two main control loops: an output voltage control loop and a current control loop. In normal operation, which is not constant current mode operation, the PSU output voltage control loop compares a voltage 404 against a reference voltage 406 to derive an error voltage that is processed by a compensation network and becomes a current reference 408. A clamping circuit 416 will only impact the current reference 408 when the output current of the PSU exceeds a threshold in a constant current (CC) detection device 414. The current reference 408 is processed over an isolation boundary by isolator 419 and compared against a primary current 417. The error signal that results is a current error signal 410, which is compensated and processed to be used to set the duty cycle for the main switch 418. For conditions when the load current of the PSU exceeds an output current constant current detection level the following chain of events apply. An amplifier 412 measures output current and provides a signal representative of output current to the CC detection device 414. If the output current is greater than the threshold in the CC detection device 414, the CC detection device 414 will signal the clamping circuit 416 and drive the signal to a fixed level. The amplifier 402 will try to increase the voltage of the Current Reference 408, but will be limited to the fixed level set by clamping circuit 416. With the current reference at a fixed level, the PSU will now be forced to control its duty cycle of the primary switch to ensure that the output current remains constant. At this point, the PSU is considered to be in constant current mode. When the output current of the PSU reduces, the amplifier 412 will start to change its output that represents the lower output current, and the CC detection device 414 will signal and release the clamping circuit 416. Once the clamping circuit 416 releases, the PSU will again control its output as a voltage controlled current source.
Referring now to
Thus, in one example, the IHS including the processor 202, the memory devices 204, the processor 206, the memory devices 208, the graphics processor 210, and the other system components 212 in the power excursion tolerant power system 200 receives power from the PSU 214a and/or the PSU 214b operating as a voltage controlled current source at block 502, and the power system continually monitors the system load and causes the PSU 214a and/or the PSU 214b to operate as voltage controlled current sources as long as the system load remains below the predetermined threshold.
However, if at decision block 504 the system determines that the system load is not below the predetermined threshold, the method proceeds to block 506 where the powered system receives power from the power supply operating as a constant current source. As discussed above with reference to
Thus, in one example, the IHS including the processor 202, the memory devices 204, the processor 206, the memory devices 208, the graphics processor 210, and the other system components 212 in the power excursion tolerant power system 200 receives power from the PSU 214a and/or the PSU 214b operating as a constant current source at block 506 as long as the power system determines that the system load is above the predetermined threshold. This behavior avoids PSU overcurrent/overpower shutdown and/or loss of PSU output voltage regulation (when the load reduction signal 220 is drive to the system and the system load is reduced prior to the output capacitance discharge.)
Referring now to
The method 500 then proceeds to block 510 where the system performs at least one load reduction action. As discussed above with reference to
In an embodiment, assertions of the signal that cause the PSU to operate as a constant current source may be filtered such that the power system does not force PSU operation in constant current mode for very short power excursions, which may allow for the system to ride through brief system load spikes without impacting system performance. Furthermore, in some embodiments, multiple load reduction signals may include a plurality of “stages” or levels to provide different levels of load reduction. For example, upon receiving a load reduction signal 220 from the PSU 214a and/or the PSU 214b, the load reduction mechanism 218 may be operable to assert a first level load reduction signal that causes one or more load reduction actions to be performed. For example, a first level load reduction signal may cause a “clock gating” (a.k.a, a T-state reduction) of the processor 202 and/or 206. Then, if the system load is not sufficiently reduced (e.g., to below the predetermined threshold such that the PSU are no longer operating as constant current source), the load reduction mechanism 218 may be operable to assert a second level load reduction signal that causes one or more load reduction actions to be performed. For example, a second level load reduction signal may cause a frequency reduction (a.k.a., a P-state or Pdyn reduction) of the processor 202 and/or 206. These “staged” or leveled load reduction signals may continue until the system load is sufficiently reduced (e.g., to below the predetermined threshold such that the PSU are no longer operating as constant current source). In some embodiments, load reduction signals may only be asserted when the system load is above the predetermined threshold for a predetermined amount of time such that load reduction actions are only performed when the system load is above the predetermined threshold for the predetermined amount of time.
As discussed above with reference to the power system component 400 in
In an experimental embodiment, the following values were used and the following equations were derived for a power excursion tolerant power system to illustrate the impacts of a system load transient event on voltage regulation:
Nominal PSU Voltage=12.2 volts (V)
Minimum System Voltage=11 volts (V)
System Capacitance=15,000 microfarads (μF)
[(Ipeakload−Iconstantcurrent)(dt)]/(System Capacitance)=dv
dt=Peak Power Excursion Time Duration=1 milliseconds (ms)
Ipeakload=130 amps (A)
Iconstantcurrent=Predetermined Threshold=120 amps (A)
dv=[(130 A−120 A)*(1 ms)]/(15,000 μF)=−0.67 V
One of skill in the art will recognize that this experimental example is one of many embodiments of the present disclosure, and the voltage, capacitance, and current values may vary with the requirements of the system incorporating the teachings of the present disclosure.
Referring now to
Thus, in one embodiment, a power excursion tolerant power system and method has been described that allows the use of relatively smaller power supplies, having relatively lower output limits, with IHSs that produce power excursions by changing the operation of the power supply from a voltage controller current source to a constant current source, providing supplemental power from a system capacitance, and performing load reduction actions in response to an IHS load exceeding the output limit of the power supply. Such operation allows the relatively smaller power supply to tolerate power excursions produced in the IHS by continuing to operate rather than shutting down in response to the IHS load exceeding the output limit of the power supply, while also performing actions to reduce the IHS load and supplying supplement power to ensure IHS performance. In particular, power systems according to the teachings of the present disclosure may be sized to supply power closer to the average system load rather than the worst case scenario system load, which reduces cost and improves efficiency.
Although illustrative embodiments have been shown and described, a wide range of modification, change and substitution is contemplated in the foregoing disclosure and in some instances, some features of the embodiments may be employed without a corresponding use of other features. Accordingly, it is appropriate that the appended claims be construed broadly and in a manner consistent with the scope of the embodiments disclosed herein.
Claims
1. A power system, comprising:
- at least one powered component;
- a system capacitance coupled to the at least one powered component;
- at least one power supply coupled to the at least one powered component, wherein the at least one power supply is operable as a voltage controlled current source to supply power to the at least one powered component when a system load is below a predetermined threshold, and wherein the at least one power supply is operable as a constant current source, and together with the system capacitance, to supply power to the at least one powered component when the system load is above the predetermined threshold; and
- a load reduction mechanism coupled to the at least one powered component and operable to perform at least one load reduction action when the system load is above the predetermined threshold.
2. The power system of claim 1, wherein the at least one load reduction action includes reducing a speed of the at least one powered component.
3. The power system of claim 2, wherein the least one powered component includes at least one of a processor and a fan.
4. The power system of claim 1, wherein the at least one load reduction action include placing the at least one powered component in a sleep state.
5. The power system of claim 1, wherein the system capacitance is sized based on a predetermined system power excursion amount in order to provide supplemental power to the at least one system component that is in addition to the primary power provided to the at least one system component by the at least one power supply operating as a constant current source when the system load is above the predetermined level.
6. The power system of claim 1, wherein the load reduction mechanism performs the at least one load reduction action when the system load is above the predetermined threshold for a predetermined amount of time.
7. The power system of claim 1, wherein the load reduction mechanism performs the at least one load reduction action in response to receiving load reduction signals, and wherein a first level load reduction action is performed in response to receiving a first load reduction signal and a second level load reduction action is performed in response to receiving a second load reduction signal.
8. An information handling system (IHS), comprising:
- a processor;
- a memory coupled to the processor;
- a system capacitance coupled to the processor; and
- a power supply coupled to the processor, wherein the power supply is operable as a voltage controlled current source to supply power to the processor when a system load is below a predetermined threshold, and wherein the power supply is operable as a constant current source, and together with the system capacitance, to supply power to the processor when the system load is above the predetermined threshold;
- wherein the processor is operable to perform at least one load reduction action when the system load is above the predetermined threshold.
9. The IHS of claim 8, wherein the at least one load reduction action includes reducing a speed of the processor.
10. The IHS of claim 8, further comprising:
- a fan controller coupled to the power supply, wherein the fan controller is operable to reduce a speed of a fan when the system load is above the predetermined threshold.
11. The IHS of claim 8, further comprising:
- a least one system component coupled to the power supply, wherein the at least one system component is operable to enter a sleep state when the system load is above the predetermined threshold.
12. The IHS of claim 8, wherein the system capacitance is sized based on a predetermined system power excursion amount in order to provide supplemental power to the processor that is in addition to the primary power provided to the processor by the power supply operating as a constant current source when the system load is above the predetermined level.
13. The IHS of claim 8, wherein the processor performs the at least one load reduction action when the system load is above the predetermined threshold for a predetermined amount of time.
14. The IHS of claim 8, wherein the processor performs the at least one load reduction action in response to receiving load reduction signals, and wherein a first level load reduction action is performed in response to receiving a first load reduction signal and a second level load reduction action is performed in response to receiving a second load reduction signal.
15. A method for tolerating power excursions, comprising:
- receiving power from a power supply operating as a voltage controlled current source while operating at a system load that is below a predetermined threshold;
- operating such that the system load increases to above the predetermined threshold;
- receiving power from the power supply operating as a constant current source in response to the system load increasing to above the predetermined threshold;
- receiving power from a system capacitance in response to the system load increasing to above the predetermined threshold; and
- reducing a load on the power supply by performing at least one load reduction action in response to the system load increasing to above the predetermined threshold.
16. The method of claim 15, wherein the at least one load reduction action includes at least one of reducing a speed of a processor and reducing a speed of a fan.
17. The method of claim 15, wherein the at least one load reduction action includes placing at least one system component in a sleep state.
18. The method of claim 15, wherein the system capacitance is sized based on a predetermined system power excursion amount in order to provide supplemental power that is in addition to the primary power provided by the power supply operating as a constant current source when the system load is above the predetermined level.
19. The method of claim 15, wherein the at least one load reduction action is performed when the system load is above the predetermined threshold for a predetermined amount of time.
20. The method of claim 15, wherein the at least one load reduction action is performed in response to load reduction signals, and wherein a first level load reduction action is performed in response to a first load reduction signal and a second level load reduction action is performed in response to a second load reduction signal.
Type: Application
Filed: Sep 28, 2012
Publication Date: Apr 3, 2014
Patent Grant number: 9342137
Applicant: Dell Products L.P. (Round Rock, TX)
Inventors: Mark Muccini (Georgetown, TX), Shawn Joel Dube (Austin, TX)
Application Number: 13/630,927
International Classification: G06F 1/32 (20060101);