3D STACKED IC DEVICE WITH STEPPED SUBSTACK INTERLAYER CONNECTORS
A stepped substack interlayer connector structure on a multilayer integrated circuit includes N steps on the substrate from a surface of the substrate at a first level to a surface of the substrate at a second level. A stack of active layers alternating with insulating layers on the substrate, including a plurality of substacks disposed in relation to the N step(s) to form respective contact regions in which the substacks are disposed at a common level. Interlayer connectors are formed by conductors in the respective regions connected to landing areas on active layers in each of the plurality of substacks. The maximum depth of the interlayer connectors is equal to, or less than, the thickness of one of the substacks.
Latest MACRONIX INTERNATIONAL CO., LTD. Patents:
1. Field of the Invention
The present invention relates to interlayer connectors for multi-layer integrated circuits and the like, including high density three-dimensional (3D) memory devices.
2. Description of Related Art
In the manufacturing of high density memory devices, the amount of data per unit area on an integrated circuit can be a critical factor. Thus, as the critical dimensions of the memory devices approach lithographic technology limits, techniques for stacking multiple levels or layers of memory cells have been proposed in order to achieve greater storage density and lower costs per bit.
For example, thin film transistor techniques are applied to charge trapping memory in Lai, et al., “A Multi-Layer Stackable Thin-Film Transistor (TFT) NAND-Type Flash Memory,” IEEE Int'l Electron Devices Meeting, 11-13 Dec. 2006; and in Jung et al., “Three Dimensionally Stacked NAND Flash Memory Technology Using Stacking Single Crystal Si Layers on ILD and TANOS Structure for Beyond 30 nm Node,” IEEE Int'l Electron Devices Meeting, 11-13 Dec. 2006.
Also, cross-point array techniques have been applied for anti-fuse memory in Johnson et al., “512-Mb PROM With a Three-Dimensional Array of Diode/Anti-fuse Memory Cells,” IEEE J. of Solid-State Circuits, Vol. 38, No. 11, November 2003. See, also U.S. Pat. No. 7,081,377 to Cleeves entitled “Three-Dimensional Memory.”
Another structure that provides vertical NAND cells in a charge trapping memory technology is described in “Novel 3-D Structure for Ultra-High Density Flash Memory with VRAT and PIPE,” by Kim et al., 2008 Symposium on VLSI Technology Digest of Technical Papers;” 17-19 Jun. 2008; pages 122-123.
In three-dimensional (3D) stacked memory devices, conductive interconnects used to couple the lower layers of memory cells to decoding circuitry and the like pass through the upper layers. The cost to implement the interconnections increases with the number of lithographic steps needed. One approach to reduce the number of lithographic steps is described in Tanaka et al., “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory,” 2007 Symposium on VLSI Technology Digest of Technical Papers; 12-14 Jun. 2007; pages 14-15.
Technology is being developed to reduce the number of lithographic mask steps required to establish contacts at each contact level. For example, U.S. Pat. No. 8,598,023 and U.S. Pat. No. 8,383,512 disclose what can be referred to as binary sum systems for forming interlayer connectors extending to the conductive layers of a stack of active layers interleaved with insulating layers. These two just mentioned patents are incorporated by reference as if fully set forth herein. Also, ternary and quaternary sum processes have been developed.
In a binary sum system etch process, M etch masks can be used in the creation of interlayer connectors to 2M active layers. Also, in other examples, M etch masks can be used to create interlayer connectors to NM conductive layers, with N being an integer greater than or equal to 3. Therefore, with N equal to 3, only 3 etch masks are needed to form interlayer connectors to landing areas at 27 conductive layers. This is achieved by etching, trimming the etch mask and etching again using the trimmed etch mask. The selection of N reflects the number of times each etch mask is trimmed with N=3 for one trim step, N=4 for two trim steps, etc. Therefore, there is an initial etch step, a trim step, and an etch step following each trim step. With N=3, the process can be referred to as a ternary system. For example, with a quaternary system, so that N=4 reflecting two trim steps, 3 masks (M=3) can be used to create interlayer connectors to landing areas at 43 or 64 conductive layers, while 4 masks (M=4) can be used to create interlayer connectors to landing areas at 44 or 256 conductive layers.
Other processes to form the required interlayer connectors can also be used. However, limitations can arise as the number of layers increases, because not only does the number of etch steps increase even using binary system etch approaches, but also the depths of the required vias increase. With greater depths, the layout area for each interlayer connector can increase and process control issues arise.
Thus it is desirable to provide a technology that can improve the reliability and reduce the costs of manufacturing for interlayer connectors in multilayer integrated circuits such as 3D memory.
SUMMARYA stepped substack interlayer connector structure on a multilayer device includes N steps on the substrate from a surface of the substrate at a first level to a surface of the substrate at a second level. A stack of active layers, alternating with insulating layers on the substrate, including a plurality of substacks disposed in relation to the N step(s) to form respective contact regions in which the substacks are disposed at a common level. Interlayer connectors are formed by conductors in the respective regions connected to landing areas on active layers in each of the plurality of substacks. The maximum depth of the interlayer connectors is equal to, or less than, the thickness of one of the substacks.
3D integrated circuits and memory devices including the stepped substack interlayer connector structure are described. Also, manufacturing processes for forming the stepped substack interlayer connector structure are described.
Other aspects and advantages of the present invention can be seen on review of the drawings, the detailed description and the claims, which follow.
A detailed description of embodiments of the present invention is provided with reference to the
Other multilayer circuit structures can also be formed using the technology described herein.
In the example shown in
Bit line contact pads 112A, 113A, 114A, and 115A on the near end of the figure terminate semiconductor lines, such as semiconductor lines 112, 113, 114, and 115. As illustrated, these bit line contact pads 112A, 113A, 114A, and 115A are electrically connected by interlayer connectors to different bit lines in an overlying patterned metal layer, e.g. ML3, for connection to decoding circuitry to select planes within the array. These bit line contact pads 112A, 113A, 114A, and 115A can be formed over stepped substrate structures as discussed below, and patterned at the same time that the plurality of stacks is defined.
Bit line contact pads 102B, 103B, 104B, and 105B on the far end of the figure terminate semiconductor lines, such as semiconductor lines 102, 103, 104, and 105. As illustrated, these bit line contact pads 102B, 103B, 104B, and 105B are electrically connected by interlayer connectors to different bit lines in an overlying patterned metal layer, e.g. ML3, for connection to decoding circuitry to select planes within the array. These bit line contact pads 102B, 103B, 104B, and 105B can be formed over stepped substrate structures as discussed below, and patterned at the same time that the plurality of stacks is defined.
In this example, any given stack of semiconductor lines is coupled to either the bit line contact pads 112A, 113A, 114A, and 115A, or the bit line contact pads 102B, 103B, 104B, and 105B, but not both. A stack of semiconductor bit lines has one of the two opposite orientations of bit line end-to-source line end orientation, or source line end-to-bit line end orientation. For example, the stack of semiconductor lines 112, 113, 114, and 115 has bit line end-to-source line end orientation; and the stack of semiconductor lines 102, 103, 104, and 105 has source line end-to-bit line end orientation.
The stack of semiconductor lines 112, 113, 114, and 115 terminated by the bit line contact pads 112A, 113A, 114A, and 115A, passes through SSL gate structure 119, ground select line GSL 126, word lines 125-1 WL through 125-N WL, ground select line GSL 127, and is terminated at the other end by source line 128. The stack of semiconductor lines 112, 113, 114, and 115 does not reach the bit line structures 102B, 103B, 104B, and 105B.
The stack of semiconductor lines 102, 103, 104, and 105 terminated by the bit line contact pads 102B, 103B, 104B, and 105B, passes through SSL gate structure 109, ground select line GSL 127, word lines 125-N WL through 125-1 WL, ground select line GSL 126, and is terminated at the other end by a source line (obscured by other parts of the figure). The stack of semiconductor lines 102, 103, 104, and 105 does not reach the bit line structures 112A, 113A, 114A, and 115A.
A layer of memory material is disposed in interface regions at cross-points between surfaces of the semiconductor lines 112-115 and 102-105 and the plurality of word lines 125-1 through 125-n. Ground select lines GSL 126 and GSL 127 are conformal with the plurality of stacks, similar to the word lines.
Every stack of semiconductor lines is terminated at one end by bit line contact pads and at the other end by a source line. For example, the stack of semiconductor lines 112, 113, 114, and 115 is terminated by bit line contact pads 112A, 113A, 114A, and 115A, and terminated on the other end by a source line 128.
Bit lines and string select lines are formed at the metal layers ML1, ML2, and ML3. Bit lines are coupled to a plane decoder (not shown) in the peripheral area on the circuit. String select lines are coupled to a string select line decoder (not shown) in the peripheral area on the circuit.
The ground select lines GSL 126 and 127 can be patterned during the same step that the word lines 125-1 through 125-n are defined. Ground select devices are formed at cross-points between surfaces of the plurality of stacks and ground select lines GSL 126 and 127. The SSL gate structures 119 and 109 can be patterned during the same step that the word lines 125-1 through 125-n are defined. String select devices are formed at cross-points between surfaces of the plurality of stacks and string select (SSL) gate structures 119 and 109. These devices are coupled to decoding circuitry for selecting the strings within particular stacks in the array.
In the example shown in
The memory device includes memory elements in interface regions at cross-points 280 between side surfaces of the conductive strips in the plurality of intermediate planes (WLs) in the stacks and the inter-stack semiconductor body elements 220 of the plurality of bit line structures.
A reference conductor 260 is disposed between the bottom plane (GSL) of conductive strips and the integrated circuit substrate 201. At least one reference line structure is arranged orthogonally over the plurality of stacks, including inter-stack semiconductor elements 240 between the stacks in electrical communication with the reference conductor 260, and linking elements 250 over the stacks 210 connecting the inter-stack semiconductor elements 240. The semiconductor elements 240 can have a higher conductivity than the semiconductor body elements 220.
The memory device includes string select switches 290 at interface regions with the top plane of conductive strips, and reference select switches 270 at interface regions with the bottom plane (GSL) of conductive strips.
In the example shown in
Conductive strips in the intermediate planes (WLs), and conductive strips in the bottom plane (GSL) are connected together to reduce decoder areas and consequently an overall size of the memory device. Conductive strips in the top plane (SSL) are individually decoded to allow correct bit line decoding.
The memory device can include contact pads which provide linking elements, such as contact pads 261 and 262, connecting sets of word lines in the intermediate planes (WL), and interlayer connectors, such as interlayer connectors 271 and 272, coupled to landing areas in the contact pads 261 and 262, and to the word line decoding circuits (not shown). The landing areas are at interface regions between bottom surfaces of the interlayer connectors and top surfaces of the contact pads.
In the example shown in
The staircase structure can be formed in a vertical contact region (e.g. 314 in
The memory device can include ground selection line decoding circuits coupled to the at least one bottom plane (GSL) of conductive strips in the plurality of stacks. The memory device can include contact pads, such as a contact pad 263, connecting sets of ground selection lines in the bottom plane (GSL) of conductive strips, and interlayer connectors, such as an interlayer connector 273, coupled to landing areas in the contact pads, and to the ground selection line decoding circuits (not shown).
In the example shown in
Three-dimensional memory (3D) devices, such as the ones illustrated by
Insulating layers in the stack can be the same as or different from the other layers. Representative insulating materials that can be used include a silicon oxide, a silicon nitride, a silicon oxynitride, silicate, or other materials. Low dielectric constant (low-k) materials having a dielectric constant smaller than that of silicon dioxide, such as SiCHOx, can be used. High dielectric constant (high-k) materials having a dielectric constant greater than that of silicon dioxide, such as HfOx, HfON, AlOx, RuOx, TiOx, can be used also.
Conductor or semiconductor layers in the stack can be the same as or different from the other layers. Representative materials that can be used include semiconductors including undoped and doped polysilicon (using dopants such as As, P, B), combinations of semiconductor structures, silicides including TiSi, CoSi, oxide semiconductors, including InZnO, InGaZnO, and combinations of semiconductors and silicides. Conductive layers in the stack can also be a metal, a conductive compound, or combinations of materials including Al, Cu, W, Ti, Co, Ni, TiN, TaN, TaAlN, and others.
In the example shown in
The vertical contact region 314 can include bit line contact pads 102B, 103B, 104B, and 105B, and bit line contact pads 112A, 113A, 114A, and 115A, connected to bit lines at metals layers ML1, ML2, and ML3, as illustrated in
Components of peripheral circuits in the peripheral region 318 can include the decoding circuitry such as described for the memory devices illustrated in
A planarized surface can be formed over the memory cell region 312, the vertical contact region 314, and the peripheral region 318. Patterned metal layers can be formed over the planarized surface. In reference to the memory device illustrated in
The height of the rise for each step is designed to match with the substacks being formed as described below. In this example, a trim-etch process is used to form the stairstep structure using a single patterned photoresist deposition. In other examples, separate photolithographic steps can be used at each stage of the etching.
In this example, there are two steps illustrated. In other examples, the structure can be made using one step, or three steps or more as suits a particular design requirement.
The steps can be oriented to meet layout requirements of a particular design. For example, referring to
For the purposes of the description of the stepped substack contact structure, the stack of layers can be classified into a plurality of substacks, including for the two-step embodiment illustrated, three substacks SS(0), SS(1) and SS(2). Each of the substacks in this embodiment includes eight layers, four of which are active layers, and four of which are insulating layers. Thus, the first substack SS(0), includes layers 420.0 through 420.7. Likewise, the second substack SS(1), includes layers 421.0 through 421.7. The third substack SS(2), includes layers 422.0 through 422.7. In the layer numbering convention used in this illustration, the even numbered layers are active layers, and the odd numbered layers are insulating layers. At this stage in the manufacturing processes, all of the substacks overlie the lower surface 410 of the substrate, and overlie the rises (407.0, 407.1) and the runs of all of the steps.
As can be seen, the stacks are conformal with the steps, so that each of the layers in the stacks includes horizontal portions and vertical portions. The vertical portions of the layers are offset relative to the steps by the thicknesses of the stacks as formed on the sides of the structures.
Also, in some regions of the structure portions of the lowermost layers 420.0, 421.0 and 422.0 are all disposed at a common level aligned with the layer 420.0 overlying the run of the uppermost step. Also, portions of the uppermost layers 420.7, 421.7 and 422.7 are all disposed at a common level aligned with the layer 420.7 overlying a run of the uppermost step, in some regions of the structure.
In region B, all of the layers of the first substack SS(0) are continuous over the rise 407.1 of the uppermost step down over the run of the next step. Also, the layers in the second substack SS(1) which extend vertically as a result of the stepped structure, and in which some of the layers may have indeterminate shapes, result. Thus, region B can be considered a region of overhead in the layout.
In region C, the uppermost layer 421.7 of the second substack SS(1) is exposed, and all of the layers of the second substack SS(1) are horizontal over a significant portion of the region. As can be seen, because of the conformal nature of the deposition, the sides of region C are offset somewhat from the rise 407.0 of the first step.
Region D is an additional overhead region, through which layers of the first and second substacks SS(0) and SS(1) are continuous, while layers of the third substack SS(2) may have indeterminate shapes.
In region E, the uppermost layer 422.7 of the third substack SS(2) is exposed, and all the layers of the third substack SS(2) are horizontal over a significant portion of the region.
In the illustrated example, a photoresist trim-etch process is used so that only one photolithographic step is needed for the steps in
In region A, interlayer connectors 500.0, 500.2, 500.4 and 500.6 provide for connection to the active layers 420.0, 420.2, 420.4 and 420.6, respectively, in the substack SS(0). In region C, interlayer connectors 501.0, 501.2, 501.4, 501.6 provide for connection to the active layers 422.0, 421.2, 421.4 and 421.6, respectively, in the substack SS(1). In region E, interlayer connectors 502.0, 502.2, 502.4 and 502.6 provide for connection to the active layers 422.0, 422.2, 422.4 and 422.6, respectively, in the substack SS(2).
Referring to
Referring to just the first and second substacks SS(0) and SS(1), the structure includes a stack of active layers alternating with insulating layers on the substrate. The first and second substacks have respective uppermost layers 420.7 and 421.7. The first substack SS(0) overlies the rise 407.1 and the run of the last step. The run of the last step is on the surface 401 of the substrate. Region A is a first region over the first substack, and region C is a second region over the second substack in which the first and second substacks are disposed at a common level. Thus, in examples where the substacks have the same number and same thicknesses of layers, the uppermost layers 420.7 and 421.7 are configured to be coplanar; likewise, the lowermost layers 420.0 and 421.0 are configured to be coplanar.
For a substack to be considered to be disposed in a common level with another substack, all of the layers of the substacks must be disposed in levels between the lowermost layer and the uppermost layer of the thickest substack, inclusive.
In this example, in which the first and second substacks have respective thicknesses, the combination of the rise 407.1 of the step and the thickness of the first substack SS(0) matches the combination of the thicknesses of the first substack SS(0) and the second substack SS(1). In this example, the thicknesses of the first substack SS(0) and the second substack SS(1) match, and the rise 470.1 of the step is the same as that thickness.
Furthermore, using a binary sum etch process, where each substack has M layers, where M is between (1+2K-1) and 2K, and said forming vias includes most K etching steps, whereby vias to landing areas on 2 times M active layers are formed in the at most K etch steps.
A binary sum etch process can also be used when at least one of the first and second substacks has M layers, and M is between (1+2K-1) and 2K, the other of the first and second substacks has M or fewer layers. In this case, the patterned stairstep etch process includes at most K etching steps.
The illustrated process involves forming an insulating layer on the substrate, and forming a stepped structure in the insulating layer. In some examples, the stepped substack structure can be formed within a pit in the substrate as mentioned above.
The stepped substack interlayer connector structure can be described using an indexing notation to generalize it beyond one step and two substacks. Thus, for example, the manufacturing processes can include forming N steps, including step (i), for i=0 to N−1, from a surface of a substrate at a first level to a surface of the substrate at a second level, each step having a rise and a run, wherein the run of a last step (i=N−1) in the N steps is at the second level. Next, the process can include forming a stack of active layers alternating with insulating layers on the substrate, the stack including a N+1 substacks, including substacks (j), for j equal to 0 to N, and having respective uppermost layers, and lowermost layers. A first substack (j), j equal to 0, overlies the rises and runs of the N steps including the last step (i), i equal to N−1. The intermediate substacks (j) for j equal to 1 to N−1 overlie the preceding substacks and overlie the rises of the steps (i), for i equal to N−1-j. An uppermost substack overlies the preceding substacks and no step in the N steps. This arrangement forms respective regions over the substacks in which uppermost layers of the substacks are disposed at a common level. Then the process involves forming vias in the respective regions to landing areas on active layers in each of the plurality of substacks, and forming conductors in the vias.
Using the index notation, where substacks have respective thicknesses, in one example, the combination of the rise of the step (N−1-i), for j equal to 0 to N−1, with the thickness of substack (j), for j equal to i, matches the combination of the thicknesses of the substack (j) and substack (j+1). In another example, the N+1 substacks have matching thicknesses, the rises of the steps match the thicknesses of the substacks.
While the example integrated circuit used in the description above is a 3D NAND memory device, the interlayer connector technology described herein can be applied to other types of integrated circuits including other memory technologies, and other types of devices. For example, the structure can be utilized in formation of multilayer capacitor structures. The structure can also be utilized in the formation of multilayer logic.
While the present invention is disclosed by reference to the preferred embodiments and examples detailed above, it is to be understood that these examples are intended in an illustrative rather than in a limiting sense. It is contemplated that modifications and combinations will readily occur to those skilled in the art, which modifications and combinations will be within the spirit of the invention and the scope of the following claims.
Claims
1. A structure on a multilayer device, comprising:
- a substrate;
- N step(s) on the substrate from a surface of the substrate at a first level to a surface of the substrate at a second level, where N is an integer one or greater;
- a stack of active layers alternating with insulating layers on the substrate, including a plurality of substacks disposed in relation to the N step(s) to form respective contact regions in which the substacks are disposed at a common level; and
- conductors in the respective regions connected to landing areas on active layers in each of the plurality of substacks.
2. The structure of claim 1, wherein N equals 1, the step having a rise and a run, wherein the run of the step is at the second level, the stack including first and second substacks having respective uppermost layers, the first substack overlying the rise and run of the step, and the second substack overlying the first substack and the surface at the first level to form a first region over the first substack and a second region over the second substack in which first and second substacks are disposed at a common level; and
- the conductors comprise interlayer connectors in the first and second regions extending to landing areas on active layers in each of the first and second substacks.
3. The structure of claim 2, wherein first and second substacks have respective thicknesses, and the combination of the rise of the step with the thickness of the first substack, matches the combination of the thicknesses of the first substack and second substack.
4. The structure of claim 2, wherein first and second substacks have matching thicknesses, and the rise of the step matches the thicknesses of the substacks.
5. The structure of claim 2, wherein the conductors to the lowermost active layers in the first and second substacks have matching lengths.
6. The structure of claim 2, wherein the conductors to the lowermost active layers in the first and second substance have a maximum length matching the thickness of the thickest one of the first and second substacks.
7. The structure of claim 1, wherein:
- where N is greater than one, and the N steps include step (i), for i=0 to N−1, each step having a rise and a run, wherein the run of a last step (i=N−1) in the N steps is at the second level;
- the stack of active layers including N+1 substacks, including substacks (j), for j equal to 0 to N, and having respective uppermost layers, a first substack (j), j equal to 0, overlying the rises and runs of the N steps including the last step (i), i equal to N−1, intermediate substacks (j) for j equal to 1 to N−1 overlying the preceding substacks and overlying the rises of the steps (i), for i equal to N−1-j, and a uppermost substack overlying the preceding substacks and no step in the N steps, whereby the respective contact regions over the substacks in which uppermost layers of the substacks are disposed at the common level.
8. The structure of claim 7, wherein substacks have respective thicknesses, and the combination of the rise of the step (N−1-i), for j equal to 0 to N−1, with the thickness of substack (j), for j equal to i, matches the combination of the thicknesses of the substack (j) and substack (j+1).
9. The structure of claim 7, wherein the N+1 substacks have matching thicknesses, the rises of the steps match the thicknesses of the substacks.
10. The structure of claim 7, wherein the conductors to the lowermost active layers in the N+1 substacks have matching lengths from common level to the landing areas.
11. The structure of claim 7, wherein the conductors to the lowermost active layers in the N+1 substacks have a maximum length from common level to the landing areas matching the thickness of the thickest one of the N+1 substacks.
12. The structure of claim 1, wherein the rise(s) of said N step(s) is/are on a side of a pit in the substrate.
13. An integrated circuit, comprising:
- a substrate having a memory area and a peripheral area, the memory area including a pit in the substrate having a stepped side;
- a stack of active layers in the memory area alternating with insulating layers on the substrate, active layers in the stack including landing pad areas;
- the stack including a plurality of substacks having respective uppermost layers, and with landing pad areas disposed in relation to the stepped side so that uppermost layers of the plurality of substacks are disposed at a common level in respective contact regions; and
- conductors in the respective contact regions extending to landing areas on the landing pads of the active layers in each of the plurality of substacks.
14. The integrated circuit of claim 13, wherein the stack of active layers includes bit lines of a 3D NAND memory.
15. The integrated circuit of claim 13, wherein the stack of active layers includes word lines of a 3D NAND memory.
16. A method for manufacturing a structure for a multilayer device, comprising:
- forming N step(s), where N is an integer equal to one or greater, including step (i), for i=0 to N−1, from a surface of a substrate at a first level to a surface of the substrate at a second level, each step having a rise and a run, wherein the run of a last step (i=N−1) in the N steps is at the second level;
- forming a stack of active layers alternating with insulating layers on the substrate, the stack including N+1 substacks, including substacks (j), for j equal to 0 to N, and having respective uppermost layers, a first substack (j), j equal to 0, overlying the rises and runs of the N steps including the last step (i), i equal to N−1, intermediate substacks (j) for j equal to 1 to N−1 overlying the preceding substacks and overlying the rises of the steps (i), for i equal to N−1-j, and a uppermost substack overlying the preceding substacks and no step in the N steps; to form respective regions over the substacks in which uppermost layers of the substacks are disposed at a common level; and
- forming vias in the respective regions to landing areas on active layers in each of the plurality of substacks; and
- forming conductors in the vias.
17. The method of claim 16, wherein substacks have respective thicknesses, and the combination of the rise of the step (N−1-i), for j equal to 0 to N−1, with the thickness of substack (j), for j equal to i, matches the combination of the thicknesses of the substack (j) and substack (j+1).
18. The method of claim 16, wherein the N+1 substacks have matching thicknesses, the rises of the steps match the thicknesses of the substacks.
19. The method of claim 16, wherein each substack has M layers, where M is between (1+2K-1) and 2K, and the patterned stairstep etch process includes at most K etching steps, whereby vias to landing areas on N+1 times M active layers are formed in the at most K etch steps.
20. The method of claim 16, wherein at least one substack has M layers, and M is between (1+2K-1) and 2K, the other substacks have M layers or fewer, and the patterned stairstep etch process includes at most K etching steps.
21. The method of claim 16, wherein said forming a step includes forming a pit in a substrate, a side of the pit including the rises of the N steps.
Type: Application
Filed: May 8, 2014
Publication Date: Nov 12, 2015
Applicant: MACRONIX INTERNATIONAL CO., LTD. (HSINCHU)
Inventor: SHIH-HUNG CHEN (HSINCHU)
Application Number: 14/273,206