SYSTEMS AND METHODS FOR FORMING MEMS ASSEMBLIES INCORPORATING GETTERS
Systems and methods for forming MEMS assemblies incorporating getters are described. One such method for forming and bonding to a microelectromechanical systems (MEMS) assembly includes providing a first MEMS wafer including a metal layer on an inner surface and one or more cavities for forming a MEMS component, attaching a MEMS capping wafer, having at least one through hole via, to the inner surface of the first MEMS wafer thereby forming at least one encapsulated MEMs component within the first MEMS wafer, and bonding a wire to the metal layer through an open end of the at least one through hole via.
Latest Western Digital (Fremont), LLC Patents:
- Stripe height lapping control structures for a multiple sensor array
- Method and system for providing a HAMR writer including a multi-mode interference device
- Systems and devices for acheiving high throughput attachment and sub-micron alignment of components
- Magnetic reader having a nonmagnetic insertion layer for the pinning layer
- Free layer magnetic reader that may have a reduced shield-to-shield spacing
This application is a divisional of U.S. patent application Ser. No. 13/198,448 (Atty. Docket No. F5386), filed Aug. 4, 2011, entitled “SYSTEMS AND METHODS FOR FORMING MEMS ASSEMBLIES INCORPORATING GETTERS”, the entire content of which is incorporated herein by reference.
FIELDThe present invention relates to microelectromechanical systems (MEMS), and more specifically to systems and methods for forming MEMS assemblies incorporating getters.
BACKGROUNDMost MEMS devices are fabricated using techniques that leave the mechanical structures exposed after the fabrication process is completed. Open-die MEMS devices can be easily destroyed if their unprotected mechanical elements come in contact with a physical object, so physical protection can be important. MEMS are also very susceptible to degradation by small particles, water vapor, static friction and corrosion. As such, MEMS devices generally need microscopic protection and encapsulation.
The MEMS package creates an air or vacuum cavity over the MEMS active area without impeding its motion or function (e.g., deflection, tilt, slide, rotation, or vibration). Wafer-level packaging of MEMS represents a challenging and often costly task in micro-system manufacturing. MEMS packaging differs from traditional microelectronics packaging in that the encapsulating cover should generally not touch the micro-machined device. The packaging should protect the sensor while providing suitable electrical access to outside environment. Conventional MEMS packaging and fabrication techniques are often inadequate to meet the above described challenges. As such, a need exists for improved methods for fabricating and interfacing with MEMS devices.
SUMMARYAspects of the invention relate to systems and methods for forming MEMS assemblies incorporating getters. In one embodiment, the invention relates to a method for manufacturing a wafer of a microelectromechanical systems (MEMS) assembly, the method including providing the wafer including a buried oxide layer, depositing and patterning a first photo resist layer on the wafer, performing reactive ion etching on a surface of the wafer, the ion etching extending to the buried oxide layer, removing the first photo resist layer, removing portions of the buried oxide layer, thereby forming one or more cavities within the wafer, depositing a first metal layer configured to act as a getter within the one or more cavities, and depositing a second metal layer on the first metal layer.
In another embodiment, the invention relates to a method for manufacturing a cap for a microelectromechanical systems (MEMS) assembly, the method including providing a cap wafer, depositing a layer of oxide on the cap wafer, depositing and patterning a first photo resist layer on the oxide layer, removing portions of the oxide layer in accordance with the patterned first photo resist layer, removing the first photo resist layer, depositing one or more first metal layers on the cap wafer, depositing and patterning a second photo resist layer on the one or more first metal layers, removing portions of the one or more first metal layers in accordance with the patterned second photo resist layer, removing the second photo resist layer, depositing and patterning a third photo resist layer on the cap wafer, removing portions of the cap wafer in accordance with the oxide layer and the third photo resist layer to form one or more through hole vias, and removing the third photo resist layer.
In yet another embodiment, the invention relates to a method for forming and bonding to a microelectromechanical systems (MEMS) assembly, the method including providing a first MEMS wafer including a metal layer on an inner surface and one or more cavities for forming a MEMS component, attaching a MEMS capping wafer, having at least one through hole via, to the inner surface of the first MEMS wafer thereby forming at least one encapsulated MEMs component within the first MEMS wafer, and bonding a wire to the metal layer through an open end of the at least one through hole via.
In another embodiment, the invention relates to a microelectromechanical systems (MEMS) assembly including a first MEMS wafer including a metal layer on an inner surface and one or more cavities for forming a MEMS component, a MEMS capping wafer attached to the first surface of the first MEMS wafer, the MEMS capping wafer having at least one through hole via, thereby forming at least one encapsulated MEMs component within the first MEMS wafer, and a wire bonded to the metal layer through an open end of the at least one through hole via.
Referring now to the drawings, embodiments of systems and methods for forming MEMS assemblies incorporating getters and enabling cavity wire bonding are illustrated. The methods include a process for forming a base wafer for a MEMs assembly, where the process includes forming a two layer conductive pad within a cavity of the base wafer. One of the two layers is configured to act as a getter to absorb water vapor and polymer outgassing within the cavity. The methods also include a process for forming a cap wafer of the MEMS assembly including use of multiple resist layers to form useful MEMs features for wire bonding such as through vias and cavities for coupling MEMS components.
In several embodiments, a MEMS assembly can be formed by attaching the base wafer and the cap wafer using a soldering process or another suitable attachment process. Once the MEMS assembly is formed, wire bonding within one of the through vias can be used to couple external electrical leads to internal/isolated electrodes within the MEMS assembly. The systems and methods for forming the MEMS assemblies are efficient, and therefore can provide reliable and high yield fabrication for a variety of MEMS sensors and actuators. In one embodiment, these sensors and actuators can include angular acceleration sensors to measure the rotational acceleration of a magnetic media of a storage drive.
In
In one embodiment, the process can perform the sequence of actions in a different order. In another embodiment, the process can skip one or more of the actions. In other embodiments, one or more of the actions are performed simultaneously. In some embodiments, additional actions can be performed.
As illustrated in
As illustrated in
In several embodiments, the various resist layers are patterned using photolithography or other suitable resist patterning techniques. In some embodiments, aluminum is used in the MEMS base wafer 100. In such case, glue type epoxies such as Norland 21 or photo resists such as SU8 can be used to adhesively bond the cap wafer 200 to the MEMS base wafer 100, in which case steps 262 and 264 can be eliminated from the process of
In one embodiment, the process can form a getter in cavity 208 with the metal films 210 deposited in step 258. In such case, the process can deposit the second resist 212 in the cavity 208 in step 260 to protect the metal films 210 and skip step 264.
In one embodiment, the process can perform the sequence of actions in a different order. In another embodiment, the process can skip one or more of the actions. In other embodiments, one or more of the actions are performed simultaneously. In some embodiments, additional actions can be performed.
As illustrated in
In several embodiments, during attachment, the base wafer 100 and cap wafer 200 are aligned and brought in contact by applying a force at a eutectic temperature. Examples of suitable eutectic temperatures for various material combinations include: 363 degrees Celsius for Au—Si, 283 degrees Celsius for Au—Sn, and 118 degrees Celsius for In—Sn. In several embodiments, both the base wafer 100 and cap wafer 200 have been processed for fine flatness and surface finish.
In one embodiment, the process can perform the sequence of actions in a different order. In another embodiment, the process can skip one or more of the actions. In other embodiments, one or more of the actions are performed simultaneously. In some embodiments, additional actions can be performed.
The process deposits and patterns (514) a second photo resist layer on the one or more first metal layers. The process then removes (516) portions of the one or more first metal layers in accordance with the patterned second photo resist layer. The process removes (518) the second photo resist layer. The process then deposits and patterns (520) a third photo resist layer on the cap wafer (e.g., to protect a cavity area). The process removes (522) portions of the cap wafer in accordance with the oxide layer and the third photo resist layer to form one or more through hole vias. The process then removes (524) the third photo resist layer to form a completed cap wafer assembly.
In one embodiment, the process can perform the sequence of actions in a different order. In another embodiment, the process can skip one or more of the actions. In other embodiments, one or more of the actions are performed simultaneously. In some embodiments, additional actions can be performed.
In one embodiment, the process can perform the sequence of actions in a different order. In another embodiment, the process can skip one or more of the actions. In other embodiments, one or more of the actions are performed simultaneously. In some embodiments, additional actions can be performed.
In several embodiments, the proposed single-mask MEMS flow of
While the above description contains many specific embodiments of the invention, these should not be construed as limitations on the scope of the invention, but rather as examples of specific embodiments thereof. Accordingly, the scope of the invention should be determined not by the embodiments illustrated, but by the appended claims and their equivalents.
Claims
1. A method for manufacturing a wafer of a microelectromechanical systems (MEMS) assembly, the method comprising:
- providing the wafer comprising a buried oxide layer;
- depositing and patterning a first photo resist layer on the wafer;
- performing reactive ion etching on a surface of the wafer, the ion etching extending to the buried oxide layer;
- removing the first photo resist layer;
- removing portions of the buried oxide layer, thereby forming one or more cavities within the wafer;
- depositing a first metal layer configured to act as a getter within the one or more cavities; and
- depositing a second metal layer on the first metal layer.
2. The method of claim 1, wherein the second metal layer is configured to form one or more conductive pads within the one or more cavities.
3. The method of claim 1, wherein the performing reactive ion etching on the surface of the wafer comprises performing deep reactive ion etching on the surface of the wafer in accordance with the patterned first photo resist layer.
4. The method of claim 1, wherein the first metal layer comprises a metal selected from the group consisting of Ti and Cr.
5. The method of claim 1, wherein the second metal layer comprises Au.
6. The method of claim 1, wherein a thickness of the first metal layer is about 1/10 to about 1 times a thickness of the buried oxide layer.
7. The method of claim 1, wherein the removing portions of the buried oxide layer comprises performing acid etching on the wafer, wherein the acid comprises one of an aqueous acid or a vapor acid.
8. A method for manufacturing a cap for a microelectromechanical systems (MEMS) assembly, the method comprising:
- providing a cap wafer;
- depositing a layer of oxide on the cap wafer;
- depositing and patterning a first photo resist layer on the oxide layer;
- removing portions of the oxide layer in accordance with the patterned first photo resist layer;
- removing the first photo resist layer;
- depositing one or more first metal layers on the cap wafer;
- depositing and patterning a second photo resist layer on the one or more first metal layers;
- removing portions of the one or more first metal layers in accordance with the patterned second photo resist layer;
- removing the second photo resist layer;
- depositing and patterning a third photo resist layer on the cap wafer;
- removing portions of the cap wafer in accordance with the oxide layer and the third photo resist layer to form one or more through hole vias; and
- removing the third photo resist layer.
9. The method of claim 8, wherein the depositing the one or more first metal layers on the cap wafer comprises:
- depositing a first metal layer configured to act as a getter; and
- depositing a second metal layer on the first metal layer.
10. The method of claim 9, wherein the first metal layer comprises a metal selected from the group consisting of Ti and Cr.
11. The method of claim 10, wherein the second metal layer comprises Au.
12. The method of claim 8:
- wherein the removing the first photo resist layer further comprises removing at least one portion of the cap wafer thereby forming at least one cavity,
- wherein the removing the portions of the one or more first metal layers in accordance with the patterned second photo resist layer comprises removing the one or more first metal layers from the at least one cavity, and
- wherein the depositing and patterning the third photo resist layer on the cap wafer comprises depositing the third photo resist layer in the at least one cavity.
13. The method of claim 8, wherein the remaining portions of the one or more first metal layers comprise one or more conductive pads.
Type: Application
Filed: Nov 17, 2015
Publication Date: Jun 23, 2016
Applicant: Western Digital (Fremont), LLC (Fremont, CA)
Inventors: Pezhman Monadgemi (Fremont, CA), Lei Wang (Fremont, CA)
Application Number: 14/943,300