BOTTOM-UP METAL GATE FORMATION ON REPLACEMENT METAL GATE FINFET DEVICES
A method of fabricating a replacement metal gate in a transistor device, a fin field effect transistor (finFET), and method of fabricating a finFET device with the replacement metal gate are described. The method of fabricating the replacement metal gate includes forming a dummy gate structure over a substrate, the dummy gate structure being surrounded by an insulating layer, and removing the dummy gate structure so as to expose a trench within the insulating layer. The method also includes conformally depositing a dielectric material layer and a work function metal layer over a the insulating layer and in the trench and removing the dielectric material layer and the work function metal layer from a tip surface of the insulating layer, recessing the work function metal layer below a top of the trench, and selectively forming a gate metal only on exposed surfaces of the work function metal layer
The present invention relates to metal gate formation, and more specifically, to metal gate formation on replacement metal gate fin field effect transistor (finFET) devices.
Generally, a replacement metal gate (RMG) process architecture is a gate last versus a gate first architecture. RMG finFET device fabrication typically includes initially forming a dummy gate structure that is subsequently removed to form a gate pocket after spacer etch and source/drain epitaxy merge. A high dielectric constant (high-k) layer, work function metal, and gate metal are filled into the gate pocket, and chemical-mechanical planarization (CMP) is performed to planarize the topology. The gate metal material is then recessed partially and a dielectric cap is formed through damascene processing.
SUMMARYAccording to one embodiment of the present invention, a method of fabricating a replacement metal gate in a transistor device includes forming a dummy gate structure over a substrate, the dummy gate structure surrounded by an insulating layer; removing the dummy gate structure so as to expose a trench within the insulating layer; conformally depositing a dielectric material layer and a work function metal layer over a the insulating layer and in the trench and removing the dielectric material layer and the work function metal layer from a tip surface of the insulating layer; recessing the work function metal layer below a top of the trench; and selectively forming a gate metal only on exposed surfaces of the work function metal layer.
According to another embodiment, a method of fabricating a fin field effect transistor (finFET) device includes forming a substrate; forming a fin connecting a source region and a drain region over the substrate; forming a dummy gate structure over a substrate, the dummy gate structure surrounded by an insulating layer; removing the dummy gate structure so as to expose a trench within the insulating layer; conformally depositing a dielectric material layer and a work function metal layer over a the insulating layer and in the trench and removing the dielectric material layer and the work function metal layer from a tip surface of the insulating layer; recessing the work function metal layer below a top of the trench; and selectively forming a gate metal only on exposed surfaces of the work function metal layer.
Additional features and advantages are realized through the techniques of the present invention. Other embodiments and aspects of the invention are described in detail herein and are considered a part of the claimed invention. For a better understanding of the invention with the advantages and the features, refer to the description and to the drawings.
The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
As noted above, part of the fabrication of an RMG finFET device involves forming a partial recess in the metal gate for formation of a dielectric cap. This partial recessing of the gate metal can present a challenge from the standpoint of the reactive ion etch (RIE) required. In addition, conventional gate metal fill techniques may result in a seam or void within the gate metal layer. Embodiments of the RMG finFET device and process of fabricating the device detailed herein include bottom-up formation through selective metal growth.
The cross-sections indicated by A-A and B-B are both detailed in
The processes detailed above not only address the challenges associated with obtaining a recessed gate metal but also prevent voids in the gate metal region. That is, conventional gate metal fill techniques are susceptible to developing a seam or void in the gate metal fill. Based on the selective growth described above (and the W fill according to some embodiments), a continuous gate metal layer without any seams or voids is obtained.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one more other features, integers, steps, operations, element components, and/or groups thereof.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated
The flow diagrams depicted herein are just one example. There may be many variations to this diagram or the steps (or operations) described therein without departing from the spirit of the invention. For instance, the steps may be performed in a differing order or steps may be added, deleted or modified. All of these variations are considered a part of the claimed invention.
While the preferred embodiment to the invention had been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection for the invention first described.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Claims
1. A method of fabricating a replacement metal gate in a transistor device, the method comprising:
- forming a dummy gate structure over a substrate, the dummy gate structure surrounded by an insulating layer;
- removing the dummy gate structure so as to expose a trench within the insulating layer;
- conformally depositing a dielectric material layer and a work function metal layer over a the insulating layer and in the trench and removing the dielectric material layer and the work function metal layer from a top surface of the insulating layer;
- recessing the work function metal layer below a top of the trench; and
- selectively growing a gate metal only on exposed surfaces of the work function metal layer;
- forming a dielectric cap over the gate metal to fill the trench; and
- removing the dielectric cap and performing a metal fill of the trench, wherein the removing the dielectric cap and the performing the metal fill is performed when the selectively growing the gate metal results in a gap within the inner wall of the trench.
2. The method according to claim 1, wherein the forming the dummy gate structure includes depositing a dummy gate over an oxide layer in the trench at a depth less than a depth of the trench.
3. The method according to claim 2, wherein the forming the dummy gate structure also includes forming a hardmask over the dummy gate to fill the depth of the trench.
4. The method according to claim 1, further comprising, prior to the selectively growing the gate metal, forming an organic planarizing layer (OPL) in the trench over the work function metal.
5. The method according to claim 4, further comprising etching the OPL to form a recessed OPL with a thickness less than a depth of the trench.
6. The method according to claim 5, further comprising etching the work function metal to the depth of the recessed OPL.
7. The method according to claim 6, further comprising stripping the OPL prior to selectively growing the gate metal.
8-10. (canceled)
11. A finFET device comprising:
- a replacement metal gate fabricated according to the method of claim 1; and
- source and drain regions with a fin channel region therebetween, the fin channel region extending in an axial direction perpendicular to an axial direction of the replacement metal gate.
12. A method of fabricating a fin field effect transistor (finFET) device, the method comprising:
- forming a substrate;
- forming a fin connecting a source region and a drain region over the substrate;
- forming a dummy gate structure over a substrate, the dummy gate structure surrounded by an insulating layer;
- removing the dummy gate structure so as to expose a trench within the insulating layer;
- conformally depositing a dielectric material layer and a work function metal layer over a the insulating layer and in the trench and removing the dielectric material layer and the work function metal layer from a top surface of the insulating layer;
- recessing the work function metal layer below a top of the trench;
- selectively growing a gate metal only on exposed surfaces of the work function metal layer;
- forming a dielectric cap over the gate metal to fill the trench; and
- removing the dielectric cap and performing a metal fill of the trench, wherein the removing the dielectric cap and the performing the metal fill is performed when the selectively growing the gate metal results in a gap within the inner wall of the trench.
13. The method according to claim 12, wherein the forming the dummy gate structure includes depositing a dummy gate in the trench at a depth less than a depth of the trench.
14. The method according to claim 13, wherein the forming the dummy gate structure also includes forming a hardmask over the dummy gate to fill the depth of the trench.
15. The method according to claim 12, further comprising, prior to the selectively growing the gate metal, forming an organic planarizing layer (OPL) in the trench over the work function metal.
16. The method according to claim 15, further comprising etching the OPL to form a recessed OPL with a thickness less than a depth of the trench.
17. The method according to claim 16, further comprising etching the work function metal to the depth of the recessed OPL, and stripping the OPL prior to selectively forming the gate metal.
18-20. (canceled)
Type: Application
Filed: Jan 8, 2015
Publication Date: Jul 14, 2016
Inventors: Hong He (Schenectady, NY), Juntao Li (Cohoes, NY), Junli Wang (Singerlands, NY), Chih-Chao Yang (Glenmont, NY)
Application Number: 14/592,042