Non-volatile Split Gate Memory Device And A Method Of Operating Same
A non-volatile memory device that a semiconductor substrate of a first conductivity type. An array of non-volatile memory cells is in the semiconductor substrate arranged in a plurality of rows and columns. Each memory cell comprises a first region on a surface of the semiconductor substrate of a second conductivity type, and a second region on the surface of the semiconductor substrate of the second conductivity type. A channel region is between the first region and the second region. A word line overlies a first portion of the channel region and is insulated therefrom, and adjacent to the first region and having little or no overlap with the first region. A floating gate overlies a second portion of the channel region, is adjacent to the first portion, and is insulated therefrom and is adjacent to the second region. A coupling gate overlies the floating gate. A bit line is connected to the first region. A negative charge pump circuit generates a first negative voltage. A control circuit receives a command signal and generates a plurality of control signals, in response thereto and applies the first negative voltage to the word line of the unselected memory cells. During the operations of program, read or erase, a negative voltage can be applied to the word lines of the unselected memory cells.
This application is a divisional of U.S. application Ser. No. 14/506,433, filed on Oct. 3, 2014, and titled “Non-volatile Split Gate Memory Device And A Method Of Operating Same,” which is incorporated herein by reference.
TECHNICAL FIELDThe present invention relates to a non-volatile memory cell device and a method of operating same. More particularly, the present invention relates to such memory device in which a negative voltage is applied to the control gate and/or word line and selectively in combination with other terminals of the memory cells during the operations of read, program or erase.
BACKGROUND OF THE INVENTIONNon-volatile memory cells are well known in the art. One prior art non-volatile split gate memory cell 10 is shown in
In the prior art, various combinations of positive or zero voltages were applied to word line 22, coupling gate 26, and floating gate 24 to perform read, program, and erase operations. The prior art did not apply negative voltages for these operations.
One object of the present invention is the disclosure of a non-volatile memory cell device that applies a negative voltage to word line 22, coupling gate 26, and/or floating gate 24 during read, program, and/or erase operations.
SUMMARY OF THE INVENTIONThe present invention relates to a non-volatile memory device that has a semiconductor substrate of a first conductivity type. An array of non-volatile memory cells is in the semiconductor substrate arranged in a plurality of rows and columns. Each memory cell comprises a first region on a surface of the semiconductor substrate of a second conductivity type, and a second region on the surface of the semiconductor substrate of the second conductivity type. A channel region is between the first region and the second region. A word line overlies a first portion of the channel region and is insulated therefrom, and adjacent to the first region and having little or no overlap with the first region. The wordline has a bottom arch region (region 27 in
The present invention also relates to a method of operating a non-volatile memory cell device of the foregoing type.
Referring to
Each of the memory arrays 52 of the memory device 50 also has a plurality of sensors 58 associated therewith to receive the signals from the memory cells 10 from the array 52 and to generate output signals from the device 50. The memory device 50 also has a logic circuit 60. The logic circuit 60 receives commands such as program, erase or read issue by a host controller (not shown), external to the memory device 50 to cause the memory device 50 to execute the various commands. In response to the commands received, the logic circuit 50 generates control signals that control the operation and the timing of the charge pump circuits 56 and the decoding circuits 54, and sense amplifier circuits 58. The analog circuit 70 provides analog bias voltages and currents and timing for the device 50. A high voltage (positive, negative) control circuit 90 provides regulated and time-sequenced positive and negative levels. A pad circuit 88 provides input buffers, IO buffers, Power pads (Vdd,Vss), Test pads, and ESD protection.
In response to the read, erase or program command, the logic circuit 60 causes the various voltages to be supplied in a timely and least disturb manner to the various portions of both the selected memory cell 10 and the unselected memory cells 10.
For the selected and unselected memory cell 10, the voltage and current applied are as follows. As used hereinafter, the following abbreviations are used: source line or first region 14 (SL), bit line 20 (BL), word line 22 (WL), and coupling gate 26 (CG).
Operation for erase and program of non-volatile memory cell 10 is as follows. The cell 10 is erased, through a Fowler-Nordheim tunneling mechanism, by applying a high voltage on the word line 22 with other terminals equal to zero volt or negative. Electrons tunnel from the floating gate 24 into the word line 22 to be positively charged, turning on the cell 10 in a read condition. The tunneling is from the FG tip 25 to the arch wrap around region 27 of the WL 22. The resulting cell erased state is known as ‘1’ state. The cell 10 is programmed, through a source side hot electron programming mechanism, by applying a high voltage on the coupling gate 26, a high voltage on the source line 14, and a programming current on the bit line 20. A portion of electrons flowing across the gap between the word line 22 and the floating gate 24 acquire enough energy to inject into the floating gate 24 causing the floating gate 24 to be negatively charged, turning off the cell 10 in read condition. The resulting cell programmed state is known as ‘0’ state. Read operation is done by applying a positive bias on the bitline 20, a positive bias on the WL 22, zero volt on the source line 14, and a positive or a zero volt on the coupling gate 26. With this read condition memory cell with state ‘1’ conducts a current and memory cell with state ‘0’ conducts no or low current level. For un-selected WLs zero or negative voltage can be applied for read and program condition.
In the erase operation #3, WL is at a positive HV, e.g., 9-6V, CG is at a negative HV, e.g., −(5-9)V. Un-selected WL can be at OV or at a negative voltage, e.g., −(0.5-5)V, un-selected CG can be at a 0V or at a negative HV, e.g., −(5-9)V (same as selected negative CG HV voltage).
Alternatively, the program operation can be performed with the P substrate Vsub 12 being negative instead of 0V, e.g., −6V.
Referring to
The signal BL 104 goes first high to Vinh (inhibit voltage) to prevent inadvertent program disturb due various signals are not settled yet during ramping to programming voltages. The timed sequence CG 106 vs. SL 110 are optimized to reduce disturb effect, e.g. whichever signal causes more disturb goes high last. The ramping down of programming pulses are reversed in order to minimize disturb (i.e., signal that goes up first now goes down last). The signal SL 110 goes down, then CG 106 goes down, then WL 102 and BL 104 goes down. In the embodiment of programming with the substrate P going negative, e.g., −1V, this negative switching is concurrent with the signal WL goes low or the CG goes high.
For erase, the signal WL 102 goes high, e.g., Vdd, (such as to set control signal in the decoder circuit 80 to be described later as embodiments in
In the another embodiment of erase ,the substrate P going negative, e.g., −6V.
The ramping down of erase pulses is approximately reversed in order (i.e., signal that goes up first now goes down last). The signals WL 102 and CG 106 goes to standby value, e.g., 0V.
Referring to
A Read Margin( ) operation is performed after programming the whole array to detect weak programming cells. After programming, the cell current is at a very low value normally <nano amperes (nA), this corresponds to reading out a ‘0’ digital value (no cell current). However some cells may marginally stay at a couple micro amperes (due to weak programming due to various reasons such as cell leakage, weak cell programming coupling ratio, process geometrical effect, etc. . . . ) and this can causing read ‘0’ to fail during the operating lifetime of the memory device 50. A Read Margin( ) is used to screen out those weak cells. For Read Margin( ) waveform, the SL 110 is at standby value, e.g., 0 v. The WL 102 and BL 104 switch to bias level in read, e.g. 2.6 v and 1.0 v respectively to selected memory cells for reading as in Read Normal condition. The CG 106 is biased at a margin( ) value (provided by same circuit means described in
A Read Margin1 operation is performed after erasing the whole array to detect weak erased cells. Negative CG now (provided by same circuit means described in
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The benefits of applying a negative voltage to the word line 22 of the unselected or selected memory cells 10 during the operations of read, erase and program are to allow the memory cell to be scaled down more effectively. During erase, negative voltage on wordline of selected memory cells allows overall erase voltage to be lowered thus allowing cell dimension to be smaller (sustaining less voltage across various inter-cell or inter-layer dimensional horizontal or vertical spacing, isolation, width, length, etc. . . . ). During program, negative voltage on wordline of unselected memory cells reduces leakage for un-selected memory cells leading to less disturb (for un-selected cells in same sector), more accurate programming current (for selected cells, less leakage interference) and less power consumption. For read, negative voltage on wordline of unselected memory cells leads to more accurate sensing due to less interference from leakage. It is also advantageous to combine negative wordline, negative coupling gate and negative P substrate for use in memory array operation resulting in lowered erase/program voltages and current, more effective erasing and programming, less cell disturb, and less cell leakage.
Claims
1. A non-volatile memory device comprising:
- a semiconductor substrate of a first conductivity type;
- an array of non-volatile memory cells in the semiconductor substrate arranged in a plurality of rows and columns, each memory cell comprising:
- a first region on a surface of the semiconductor substrate of a second conductivity type;
- a second region on the surface of the semiconductor substrate of the second conductivity type;
- a channel region between the first region and the second region;
- a word line overlying a first portion of the channel region and insulated therefrom, and adjacent to the first region and having little or no overlap with the first region;
- a floating gate overlying a second portion of the channel region, adjacent to the first portion, and insulated therefrom and adjacent to the second region;
- a coupling gate overlying the floating gate;
- a bit line connected to the first region;
- a negative charge pump circuit for generating a first negative voltage; and
- a control circuit for receiving a command signal and for generating a plurality of control signals to control the application of the first negative voltage to the coupling gate of the selected memory cells, in response thereto, wherein said control circuit comprises a current limiter in the high voltage decoder for supplying positive or negative high voltages to said memory cells.
2. A non-volatile memory device comprising:
- a semiconductor substrate of a first conductivity type;
- an array of non-volatile memory cells in the semiconductor substrate arranged in a plurality of rows and columns, each memory cell comprising:
- a first region on a surface of the semiconductor substrate of a second conductivity type;
- a second region on the surface of the semiconductor substrate of the second conductivity type;
- a channel region between the first region and the second region;
- a word line overlying a first portion of the channel region and insulated therefrom, and adjacent to the first region and having little or no overlap with the first region;
- a floating gate overlying a second portion of the channel region, adjacent to the first portion, and insulated therefrom and adjacent to the second region;
- a coupling gate overlying the floating gate;
- a bit line connected to the first region;
- a negative charge pump circuit for generating a first negative voltage; and
- a control circuit for receiving a command signal and for generating a plurality of control signals to control the application of the first negative voltage to the coupling gate of the selected memory cells, in response thereto, wherein said control circuit comprises a current limiter in a high voltage decoder for supplying an erase voltage on the word line to said memory cells.
3. A non-volatile memory device comprising:
- a semiconductor substrate of a first conductivity type;
- an array of non-volatile memory cells in the semiconductor substrate arranged in a plurality of rows and columns, each memory cell comprising:
- a first region on a surface of the semiconductor substrate of a second conductivity type;
- a second region on the surface of the semiconductor substrate of the second conductivity type;
- a channel region between the first region and the second region;
- a word line overlying a first portion of the channel region and insulated therefrom, and adjacent to the first region and having little or no overlap with the first region;
- a floating gate overlying a second portion of the channel region, adjacent to the first portion, and insulated therefrom and adjacent to the second region;
- a coupling gate overlying the floating gate;
- a bit line connected to the first region;
- a negative charge pump circuit for generating a first negative voltage; and
- a control circuit for receiving a command signal and for generating a plurality of control signals to control the application of the first negative voltage to the coupling gate of the selected memory cells, in response thereto, wherein said control circuit comprises a current limiter in a high voltage decoder for supplying a voltage on the coupling gate of said memory cells.
4. The non-volatile memory device of claim 3 wherein said control circuit comprises a current limiter in a high voltage decoder for supplying a voltage on the coupling gate of said memory cells during program or erase operations.
5. A non-volatile memory device comprising:
- a semiconductor substrate of a first conductivity type;
- an array of non-volatile memory cells in the semiconductor substrate arranged in a plurality of rows and columns, each memory cell comprising:
- a first region on a surface of the semiconductor substrate of a second conductivity type;
- a second region on the surface of the semiconductor substrate of the second conductivity type;
- a channel region between the first region and the second region;
- a word line overlying a first portion of the channel region and insulated therefrom, and adjacent to the first region and having little or no overlap with the first region;
- a floating gate overlying a second portion of the channel region, adjacent to the first portion, and insulated therefrom and adjacent to the second region;
- a coupling gate overlying the floating gate;
- a bit line connected to the first region;
- a negative charge pump circuit for generating a first negative voltage; and
- a control circuit for receiving a command signal and for generating a plurality of control signals to control the application of the first negative voltage to the coupling gate of the selected memory cells, in response thereto, wherein said control circuit comprises a high voltage latch in a high voltage decoder for supplying voltages to said memory cells in program or erase or read operations.
6. A non-volatile memory device comprising:
- a semiconductor substrate of a first conductivity type;
- an array of non-volatile memory cells in the semiconductor substrate arranged in a plurality of rows and columns, each memory cell comprising:
- a first region on a surface of the semiconductor substrate of a second conductivity type;
- a second region on the surface of the semiconductor substrate of the second conductivity type;
- a channel region between the first region and the second region;
- a word line overlying a first portion of the channel region and insulated therefrom, and adjacent to the first region and having little or no overlap with the first region;
- a floating gate overlying a second portion of the channel region, adjacent to the first portion, and insulated therefrom and adjacent to the second region;
- a coupling gate overlying the floating gate;
- a bit line connected to the first region;
- a negative charge pump circuit for generating a first negative voltage; and
- a control circuit for receiving a command signal and for generating a plurality of control signals to control the application of the first negative voltage to the coupling gate of the selected memory cells, in response thereto, wherein said control circuit comprises a high voltage level shifter in a high voltage decoder for supplying voltages to said memory cells in program or erase or read operations.
7. A non-volatile memory device comprising:
- a semiconductor substrate of a first conductivity type;
- an array of non-volatile memory cells in the semiconductor substrate arranged in a plurality of rows and columns, each memory cell comprising:
- a first region on a surface of the semiconductor substrate of a second conductivity type;
- a second region on the surface of the semiconductor substrate of the second conductivity type;
- a channel region between the first region and the second region;
- a word line overlying a first portion of the channel region and insulated therefrom, and adjacent to the first region and having little or no overlap with the first region;
- a floating gate overlying a second portion of the channel region, adjacent to the first portion, and insulated therefrom and adjacent to the second region;
- a coupling gate overlying the floating gate;
- a bit line connected to the first region;
- a negative charge pump circuit for generating a first negative voltage; and
- a control circuit for receiving a command signal and for generating a plurality of control signals to control the application of the first negative voltage to the coupling gate of the selected memory cells, in response thereto, wherein said control circuit comprises a low voltage latch in a high voltage decoder for supplying voltages to said memory cells in program or erase or read operations.
8. A non-volatile memory device comprising:
- a semiconductor substrate of a first conductivity type;
- an array of non-volatile memory cells in the semiconductor substrate arranged in a plurality of rows and columns, each memory cell comprising:
- a first region on a surface of the semiconductor substrate of a second conductivity type;
- a second region on the surface of the semiconductor substrate of the second conductivity type;
- a channel region between the first region and the second region;
- a word line overlying a first portion of the channel region and insulated therefrom, and adjacent to the first region and having little or no overlap with the first region;
- a floating gate overlying a second portion of the channel region, adjacent to the first portion, and insulated therefrom and adjacent to the second region;
- a coupling gate overlying the floating gate;
- a bit line connected to the first region;
- a negative charge pump circuit for generating a first negative voltage;
- a control circuit for receiving a command signal and for generating a plurality of control signals to control the application of the first negative voltage to the coupling gate of the selected memory cells, in response thereto; and
- a low voltage decoder for supplying voltages to said memory cells in program or erase or read operations.
9. The non-volatile memory device of claim 8, wherein the low voltage decoder comprises an isolation transistor in a wordline driver for supplying voltages to said memory cells in program, erase, or read operations.
Type: Application
Filed: Mar 30, 2016
Publication Date: Jul 28, 2016
Inventors: Hieu Van Tran (San Jose, CA), Hung Quoc Nguyen (Fremont, CA), Nhan Do (Saratoga, CA)
Application Number: 15/085,835