IMPROVING THE ACCURACY OF AN EXPONENTIAL CURRENT DIGITAL-TO-ANALOG CONVERTER (IDAC) USING A BINARY-WEIGHTED MSB
An apparatus of an exponential current digital-to-analog converter (IDAC) using a binary-weighted MSB to efficiently drive current controlled light emitting diode (LED) devices. The apparatus comprises of an exponential current digital-to-analog converter (IDAC) current source, a voltage buffer to create an active cascode at the output stage, and an error amplifier that by means of a DC-DC converter voltage loop imposes an appropriate voltage at the output of the IDAC, depending on the current load set to drive the LEDs. The definition of the apparatus involves defining an exponential LSB and exponential MSB current mirrors according to a defined methodology.
Latest Dialog Semiconductor GmbH Patents:
This application is related to Docket number DS 13-001, Ser. No. ______, filed on ______, owned by a common assignee, and which is herein incorporated by reference in its entirety.
BACKGROUND1. Field
The disclosure relates generally to a current digital-to-analog converter circuit, and, more particularly, an apparatus of an exponential current digital-to-analog converter (IDAC) using a binary-weighted MSB to efficiently drive current controlled light emitting diode (LED) devices. The definition of the apparatus involves defining an exponential LSB and exponential MSB current mirrors according to a defined methodology for an exponential current digital-to-analog converter (IDAC) having improved accuracy using a binary-weighted most significant bit (MSB) and a method thereof.
2. Description of the Related Art
Light emitting diode (LED) device brightness control is achieved by controlling the current that passes through the LED device. In order to dim LED device with less power dissipation than current control, a method of power control is used known as pulse width modulation (PWM). By varying the average current across the LED device, the device can be made to appear dimmer, or brighter. The brightness of current controlled light emitting sources is substantially proportional to the current flowing in them. Because of this characteristic, a digital-to-analog current converter (IDAC) is commonly used to control the brightness of visual displays.
Using a sole linear current digital-to-analog solution has the disadvantage of being perceived by human visual perception as a non-linear dimming process. Therefore a current source that is exponentially related to digital inputs, such as an exponential IDAC, is needed to maintain uniformity in changes to the level of the display brightness.
It is a common practice, the IDAC exponential characteristic is separated into a least significant bit (LSB) and most significant bit (MSB) parts as necessary to contain the circuit complexity and reduce the silicon area. The LSB generates an exponential current with a DNLLSB and so does the MSB with a DNLMSB
As discussed in published U.S. Pat. No. 7,132,966 to Adler et al., a circuit to convert a floating point number into an analog current is discussed. The conversion is performed directly by using an exponential current digital-to-analog converter (e.g. exponential IDAC) and a cascaded linear current digital-to-analog converter (e.g. linear DAC).
As discussed in published U.S. Pat. No. 7,038,402 to Adler et al., a circuit to achieve linear and exponential control over current to drive color LEDs is shown. A method for convert floating point number into an analog current is discussed. The conversion is performed directly by using an exponential current digital-to-analog converter (e.g. exponential IDAC) and a cascaded linear current digital-to-analog converter (e.g. linear DAC) to drive color LEDS, and preferably red, green, blue (RGB) LEDs.
As discussed in published U.S. Pat. No. 8,421,659 to von Staudt et al., discloses circuits using a digital-to-analog converter (DAC) controlled by a state machine to produce an analog output that is within a least significant bit (LSB) of a digital input bits. Trim solutions are proposed for major transitions of the digital bits.
As discussed in published U.S. Patent Application US 2011/0057825 to Marraccini et al., discloses systems to achieve logarithmic digital-to-analog converter (DAC). The logarithmic DAC is a linear DAC whose output voltage is converted into a logarithmic current value directly from an I-V characteristics of a diode element. The patent application utilizes a diode in the network to establish the voltage-current transformation.
As illustrated in
As illustrated in
where POUT is the output power, and PIN is the input power. The output power can be defined as a function of IDAC, as follows:
POUT=(Vout−VIDAC_FB)*IDAC
To maximize the efficiency is mandatory to reduce the loss in the system. The first visible loss affecting the efficiency of the system is the voltage VIDAC_FB required to obtain the desired current. It's evident that current accuracy and efficiency are in contrast, as to get better efficiency we need to push VIDAC_FB down as much as possible but if we go further down than VDsat we will lose current accuracy.
In these prior art embodiments, the solution to design a low differential non-linearity (DNL) and low voltage compliant exponential digital-to-analog converter (IDAC) that minimizes architectural complexity and mismatch variations is not achieved.
SUMMARYIt is an object of the invention to provide a circuit with an output stage architecture that provides flexibility to work at very low compliant voltages without losing current accuracy.
It is an object of the invention to provide a circuit that obtains a simple low size MSB solution that allows to obtain a low voltage compliant IDAC to reduce the power loss.
A principal object of the present disclosure is to provide a system using an exponential IDAC to drive current-controlled light emitting diodes with improved system efficiency.
A principal object of the present disclosure is to provide a circuit with an output stage architecture that provides flexibility to work at very low compliant voltages without losing current accuracy.
Another further object of the present disclosure is to provide a method to obtain a simple low size MSB solution that allows to obtain a low voltage compliant IDAC to reduce the power loss.
This is achieved using defining an apparatus for driving light emitting diode (LED) elements comprising of an error amplifier, a pulse width modulation comparator electrically connected the output of said error amplifier, a DC-DC converter electrically connected to the output of said pulse width modulation comparator and an output pad, at least one light emitting diode (LED) electrically connected to the input of said error amplifier, and an exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) electrically connected to said cathode of said light emitting diode (LED) and input of said error amplifier wherein said binary weighted MSB is defined according to a specified relationship for IMSB providing an MSB code for the MSB network initiating the MSB switches.
This is further achieved using an apparatus of an exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) comprising of a current source Iin, a buffer element, a first PFET current mirror, a second PFET current mirror, a LSB network, and a binary-weighted MSB network.
This is further achieved by defining a method of exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) wherein a most significant bit (MSB) current mirror comprising the steps of (1) defining a differential non-linearity (DNL), (2) defining number of LSB bits needed for the targeted DNL with a binary weighted MSB, (3) calculating the number of bits to be used for the binary-weighted MSB to get the desired IDAC base, (4) deriving the minimum current for the Imax, (5) defining the LSB as an exponential current mirror according to the specified relationship for the ILSB, and (6) defining a binary weighted MSB according to the specified relationship for IMSB.
A method of design synthesis of an exponential current digital-to-analog converter (IDAC) having improved accuracy using a LSB exponential IDAC and an binary-weighted most significant bit (MSB) exponential IDAC whose method of design synthesis comprising the steps of (1) defining a differential non-linearity (DNL), (2) defining number of LSB bits needed for the targeted DNL with a binary weighted MSB, (3) calculating the number of bits to be used for the binary-weighted MSB to get the desired IDAC base, (4) deriving the minimum current for the Imax, (5) defining the LSB as an exponential current mirror according to the specified relationship for the ILSB, (6) defining a binary weighted MSB according to the specified relationship for IMSB, (7) synthesizing said LSB exponential IDAC, (8) synthesizing said binary-weighted most significant bit (MSB) exponential IDAC, (9) integrating said LSB exponential IDAC and said binary-weighted most significant bit (MSB) exponential IDAC, and (10) optimize said exponential current digital-to-analog converter (IDAC).
These and other objects are achieved by a circuit to achieve an exponential current digital-to-analog converter (IDAC) having improved accuracy using a binary-weighted most significant bit (MSB). As such, an apparatus of an exponential current digital-to-analog converter (IDAC) to efficiently drive current controlled light emitting diode (LED) devices is desired. Other advantages will be recognized by those of ordinary skill in the art.
The present disclosure and the corresponding advantages and features provided thereby will be best understood and appreciated upon review of the following detailed description of the disclosure, taken in conjunction with the following drawings, where like numerals represent like elements, in which:
In the preferred embodiment,
As illustrated in
The LSB network 240 contains a LSB diode 241, a transistor 242 for the base current Io, a variable transistor 243 for the exponent term ILSB_exp, and a LSB responsive switch 244. The LSB network 240 has the gate of the transistor elements 241, 242, and 243 electrically connected to the drain of p-type current mirror transistor 221. The LSB diode 241 drain is connected to the drain of p-type current mirror transistor 221. The LSB transistor 242 drain is electrically connected to the p-type transistor drain 230 of the p-type current mirror formed from transistor 230 and 231. The drain of LSB transistor 243 is electrically connected to the LSB switch 244. The LSB switch is in series between the drain of LSB transistor 243 and the drain of p-type current mirror transistor 230. The LSB code initiates LSB switch 244.
The MSB network 250 contains a MSB diode 251, and a plurality of transistor elements and series switch elements. The plurality of transistor and series switch elements are illustrated as transistor 252A, and series switch 254A; transistor 252B, and series switch 254B; transistor 252C, and series switch 254C. The MSB code initiates the parallel switches for the MSB switch 254A, 254B, and 254C, as illustrated. The MSB diode 251 element is electrically connected to the transistor 270 and buffer input 260. The gates of the MSB diode 251, and transistors 252A, 252B, and 252C is electrically connected to the p-type current mirror element 231 from current mirror formed from transistors 230 and 231.
The apparatus of the IDAC in
where
-
- I0=pedestal current,
- n=number of bits,
and,
where LSBcode=(0 . . . nLSB) and MSBcode=(0, . . . , nMSB).
The variable, G, is the current gain between LSB and MSB, and X is chosen appropriately.
The differential non-linearity (DNL) is typically defined as the current step percentage,
In this embodiment, the DNL will be defined as the ratio of two consecutive steps, or as a percentage, as shown below,
As such, it is possible to represent the DNL as follows:
The exponential IDAC network can be defined as a function of the LSB, the DNL, the nLSB, and MSBcode. The relationship for the implementation can be defined according to the following derivation
The design synthesis of the exponential IDAC circuit is then defined by forming two exponential current mirror networks from the derivations, where one of the current source networks is for the least significant bit (LSB), and a second for the most significant bit (MSB), as illustrated in
The current through the LSB, the ILSB, can be defined as a function of the linear current Io, the gain parameter G, the DNL, and the LSBcode.
The current through the MSB, the IMSB, can be defined as a function of the gain parameter G, the ILSB, the DNL of the MSB, and the MSBcode.
IMSB=G*ILSB*(DNLMSB)MSB
Defining the number of bits needed for the LSB to achieve DNLMSB=2.
2=(DNL)2
The base required for the synthesis of a design of an exponential IDAC with a binary-weighted MSB, will determine the number of MSB bits that are required.
Defining a differential non-linearity (DNL) according to the definition
Defining number of LSB bits needed for the targeted DNL with a binary weighted MSB
DNLMSB=(DNL)2
Calculating the IDAC base using the number of bits used for the MSB
Deriving the minimum current for the Imax
Io=Imax/base
Defining the LSB as an exponential current mirror according to the specified relationship for the ILSB
For LSB code=0, . . . n LSB
Defining a binary weighted MSB according to the specified relationship for IMSB,
IMSB=G*ILSB*(DNLMSB)MSB
For MSB code=0, . . . n MSB.
As an example of the preferred embodiment of
Note that the formulas described are also applicable to the architecture of
As such, an exponential current digital-to-analog converter (IDAC) circuit, and, more particularly, an apparatus of an exponential current digital-to-analog converter (IDAC) using a binary-weighted MSB to efficiently drive current controlled light emitting diode (LED) devices are herein described. The apparatus comprises of a exponential current digital-to-analog converter (IDAC) current source, a voltage buffer to create an active cascode at the output stage, and an error amplifier that by means of a DC-DC converter voltage loop imposes an appropriate voltage at the output of the IDAC, depending on the current load set to drive the LEDs. The definition of the apparatus involves defining an exponential LSB and exponential MSB current mirrors according to a defined methodology. The improvement is achieved providing a solution for low voltage compliance without losing current accuracy. The improvement allows for an output stage that allows flexibility for the IDAC to be operable in both saturation and linear region, as well as allow for improved efficiency.
defining a differential non-linearity (DNL);
defining number of LSB bits needed for the targeted DNL with a binary weighted MSB;
calculating the number of bits to be used for the binary-weighted MSB to get the desired IDAC base;
deriving the minimum current for the Imax;
defining the LSB as an exponential current mirror according to the specified relationship for the ILSB; and
defining a binary weighted MSB according to the specified relationship for IMSB.
As the first step 300, a differential non-linearity (DNL) is defined. The second step 310 defines the number of LSB bits needed for the targeted DNL with a binary weighted MSB. The third step 320 calculates the number of bits for the binary-weighted MSB to get the desired IDAC base. The fourth step 330 derives the minimum current for the Imax. The fifth step 340 defines the LSB as an exponential current mirror according to the specified relationship for the ILSB. The sixth step 350 defines a binary weighted MSB according to the specified relationship for IMSB.
As such, a method of exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) wherein said most significant bit (MSB) current mirror is defined according the following steps, (1) defining a differential non-linearity (DNL), (2) defining number of LSB bits needed for the targeted DNL with a binary weighted MSB, (3) calculating the number of bits to be used for the binary-weighted MSB to get the desired IDAC base, (4) deriving the minimum current for the Imax, (5) defining the LSB as an exponential current mirror according to the specified relationship for the ILSB, and (6) defining a binary weighted MSB according to the specified relationship for IMSB.
A method of design synthesis to achieve an exponential current digital-to-analog converter (IDAC) having improved accuracy using a LSB exponential IDAC and an binary-weighted most significant bit (MSB) exponential IDAC whose method of design synthesis comprises (1) defining a differential non-linearity (DNL), (2) defining number of LSB bits needed for the targeted DNL with a binary weighted MSB, (3) calculating the number of bits used for the binary-weighted MSB to get the desired IDAC base, (4) deriving the minimum current for the Imax,
(5) defining the LSB as an exponential current mirror according to the specified relationship for the ILSB, (6) defining a binary weighted MSB according to the specified relationship for IMSB, (7) synthesizing the LSB exponential IDAC, (8) synthesizing the binary-weighted most significant bit (MSB) exponential IDAC, (9) integrating the LSB exponential IDAC and the binary-weighted most significant bit (MSB) exponential IDAC, and (10) optimize the exponential current digital-to-analog converter (IDAC).
Other advantages will be recognized by those of ordinary skill in the art. The above detailed description of the disclosure, and the examples described therein, has been presented for the purposes of illustration and description. While the principles of the disclosure have been described above in connection with a specific device, it is to be clearly understood that this description is made only by way of example and not as a limitation on the scope of the disclosure.
Claims
1. An apparatus for driving light emitting diode (LED) elements comprising:
- an error amplifier;
- a pulse width modulation comparator electrically connected the output of said error amplifier;
- a DC-DC converter electrically connected to the output of said pulse width modulation comparator and an output pad;
- at least one light emitting diode (LED) electrically connected to the input of said error amplifier; and
- an exponential current digital-to-analog converter (IDAC) using least significant bit (LSB) and a binary weighted most significant bit (MSB) wherein said binary weighted most significant bit (MSB) is electrically connected to said cathode of said light emitting diode (LED) and input of said error amplifier wherein said binary weighted MSB is defined according to a specified relationship for IMSB providing an MSB code for the MSB network initiating the MSB switches.
2. The apparatus of claim 1, wherein said exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) comprises:
- An output pad providing a voltage feedback signal of exponential current digital-to-analog converter (IDAC), VIDAC_FB;
- an output buffer whose first signal input is electrically connected to said exponential current digital-to-analog converter (IDAC) signal, VIDAC_FB, and whose second signal input binary weighted most significant bit (MSB) output signal providing an output voltage;
- a first p-type current mirror;
- a second p-type current mirror;
- a least significant bit (LSB) current mirror electrically connected to said first p-type current mirror and said second p-type current mirror; and
- a most significant bit (MSB) current mirror electrically connected to said second p-type current mirror and said output buffer.
3. The apparatus of claim 2, wherein said exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) wherein said most significant bit (MSB) current mirror comprises:
- a MSB diode element; and
- a binary-weighted MSB elements.
4. The apparatus of claim 3, wherein said exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) wherein said most significant bit (MSB) current mirror comprises the steps of:
- defining a differential non-linearity (DNL);
- defining number of LSB bits needed for the targeted DNL with a binary weighted MSB;
- calculating the number of bits to be used for the binary-weighted MSB to get the desired IDAC base;
- deriving the minimum current for the Imax;
- defining the LSB as an exponential current mirror according to the specified relationship for the ILSB; and
- defining a binary weighted MSB according to the specified relationship for IMSB.
5. An apparatus of an exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) comprising:
- a current source Iin;
- a LSB network;
- a first PFET current mirror electrically connected to said current source Iin and electrically connected to said LSB network;
- a binary weighted MSB network;
- a buffer element; and,
- a second PFET current mirror electrically connected to said buffer element and said binary weighted MSB network.
6. The apparatus of an exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) of claim 5 wherein said binary-weighted MSB network comprises of a plurality of transistors and switches.
7. The apparatus of an exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) of claim 6 wherein said binary-weighted MSB network switches are initiated by MSBcode.
8. The apparatus of an exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) of claim 7 wherein said binary-weighted MSB network is comprising the steps of:
- defining a differential non-linearity (DNL);
- defining number of LSB bits needed for the targeted DNL with a binary weighted MSB;
- calculating the number of bits to be used for the binary-weighted MSB to get the desired IDAC base;
- deriving the minimum current for the Imax;
- defining the LSB as an exponential current mirror according to the specified relationship for the ILSB; and
- defining a binary weighted MSB according to the specified relationship for IMSB.
9. The apparatus of an exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) of claim 7 wherein said binary-weighted MSB network number of elements is nMSB=3.
10. A method of exponential current digital-to-analog converter (IDAC) using a binary weighted most significant bit (MSB) wherein a most significant bit (MSB) current mirror comprising the steps of:
- defining a differential non-linearity (DNL);
- defining number of LSB bits needed for the targeted DNL with a binary weighted MSB;
- calculating the number of bits to be used for the binary-weighted MSB to get the desired IDAC base;
- deriving the minimum current for the Imax;
- defining the LSB as an exponential current mirror according to the specified relationship for the ILSB; and
- defining a binary weighted MSB according to the specified relationship for IMSB.
11. The method of claim 10 wherein said defining binary weighted MSB according to the specific relationship for IMSB further comprises, For MSB code=0,... n MSB.
- IMSB=G*ILSB(DNLMSB)MSBcode
12. A method of design synthesis to achieve an exponential current digital-to-analog converter (IDAC) having improved accuracy using a LSB exponential IDAC and an binary-weighted most significant bit (MSB) exponential IDAC whose method of design synthesis comprising the steps of:
- defining a differential non-linearity (DNL);
- defining number of LSB bits needed for the targeted DNL with a binary weighted MSB;
- calculating the number of bits to be used for the binary-weighted MSB to get the desired IDAC base;
- deriving the minimum current for the Imax;
- defining the LSB as an exponential current mirror according to the specified relationship for the ILSB;
- defining a binary weighted MSB according to the specified relationship for IMSB;
- synthesizing said LSB exponential IDAC;
- synthesizing said binary-weighted most significant bit (MSB) exponential IDAC;
- integrating said LSB exponential IDAC and said binary-weighted most significant bit (MSB) exponential IDAC; and
- optimize said exponential current digital-to-analog converter (IDAC).
Type: Application
Filed: Jan 28, 2014
Publication Date: Dec 1, 2016
Patent Grant number: 9563730
Applicant: Dialog Semiconductor GmbH (Kirchheim/Teck-Nabern)
Inventors: Louis De Marco (Swindon), Pier Cavallini (Swindon)
Application Number: 14/166,097