Source/Drain Regions for High Electron Mobility Transistors (HEMT) and Methods of Forming Same
An embodiment high electron mobility transistor (HEMT) includes a gate electrode over a semiconductor substrate and a multi-layer semiconductor cap over the semiconductor substrate and adjacent the gate electrode. The multi-layer semiconductor cap includes a first semiconductor layer and a second semiconductor layer comprising a different material than the first semiconductor layer. The first semiconductor layer is laterally spaced apart from the gate electrode by a first spacing, and the second semiconductor layer is spaced apart from the gate electrode by a second spacing greater than the first spacing.
In semiconductor technology, due to the high mobility values, Group III-Group V (or III-V) semiconductor compounds are used to form various integrated circuit devices, such as high power field-effect transistors, high frequency transistors, and High Electron Mobility Transistors (HEMTs). A HEMT is a field effect transistor incorporating a 2-Dimensional Electron Gas (2DEG) layer or a Two-Dimensional Hole Gas (2DHG) layer close to the junction between two materials with different band gaps (referred to as a heterojunction). The 2DEG layer, instead of a doped region as is generally the case for Metal Oxide Semiconductor Field Effect Transistors (MOSFETs), acts as the channel. In contrast with the MOSFETs, the HEMTs have a number of attractive properties including high electron mobility, the ability to transmit signals at high frequencies, and the like.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
Various embodiments include source/drain regions of a high electron mobility transistor (HEMT). Each source/drain region includes a multi-layer semiconductor cap, which is disposed adjacent a gate stack of the HEMT. The multi-layer semiconductor cap includes at least a delta doped (δ-doped) layer and a high etch selectivity layer, which may be an undoped layer or a lightly doped layer. During formation of the HEMT, an etching process is applied to a sidewall the semiconductor cap to increase a distance between the δ-doped layer and the conductive gate, which advantageously reduces leakage current in the resulting device. The high selectivity layer includes a semiconductor material that can be etched at a lower rate than the δ-doped layer during this etching process. Thus, the high selectivity layer is disposed closer to the gate than the δ-doped layer after etching. Because at least a portion of the source/drain region can be disposed closer to the gate, resistance in the resulting HEMT is reduced, which advantageously improves the conductance (Gm) and on-state current (Ion) characteristics of the transistor without increasing leakage current.
A barrier layer 22 is first formed over substrate 20, which acts as a buffer and/or the transition layer for the subsequently formed overlying layers (e.g., semiconductor layers 24 through 32, see
Referring to
Referring to
In
Referring next to
In some embodiments, upper barrier layer 32, channel layer 24, and barrier layer 22 may be used to create a composite channel (e.g., a sandwich channel). In an embodiment, upper barrier layer 32, channel layer 24, and barrier layer 22 may each comprise InGaAs having different atomic percentages of various elements. For example, barrier layers 32 and 22 may comprise about 53% indium and about 47% gallium while channel layer 24 may comprise about 70% indium and about 30% gallium. In another embodiment, barrier layers 32 and 22 may comprise indium gallium arsenic (e.g., having about 70% indium and about 30% gallium) while channel layer 24 comprises indium arsenic (e.g., having about 0% gallium). Other III-V compounds having different atomic percentages of various elements may also be used.
In some embodiments, upper barrier layer 32 and channel layer 24 may be used to create a composite channel (e.g., a bi-layer channel). In an embodiment, upper barrier layer 32 and channel layer 24 may each comprise InGaAs having different atomic percentages of various elements. For example, barrier layer 32 may comprise about 53% indium and about 47% gallium while channel layer 24 may comprise about 70% indium and about 30% gallium. In another embodiment, barrier layer 32 may comprise indium phosphide while channel layer 24 may comprise indium gallium arsenic (e.g., having about 53% indium and about 47% gallium). In another embodiment, barrier layer 32 may comprise indium aluminum arsenic (InAlAs) while channel layer 24 may comprise indium gallium arsenic (InGaAs). Other III-V compounds having different atomic percentages of various elements may also be used.
The composite channel of HEMT 100 is created due to band gap discontinuities between channel layer 24, upper barrier layer 32, and (optionally) barrier layer 22. These discontinuities create a very thin layer 28 of highly mobile conducting electrons in upper portions of channel layer 24. This thin layer 28 as a 2DEG or 2DHG. Layer 28 forms the carrier channel, which is the channel of HEMT 100. The carrier channel has high electron mobility partly because III-V compound layer 24 is undoped or unintentionally doped, and the electrons can move freely without collision or with substantially reduced collisions with impurities.
In
Semiconductor cap 34 may be used to adjust a band structure of HEMT 100 as well as a diffusion barrier layer, for example. Thus the materials of multi-layer semiconductor cap 34 may be selected based on the materials of underlying upper barrier layer 32, channel layer 24, and barrier layer 22. Furthermore, the materials of semiconductor layers 36 and δ-doped layer 38 may be selected so that semiconductor layer 36 may be etched at a lower rate than δ-doped layer 38 during subsequent processing steps. In various embodiments, δ-doped layer 38 and semiconductor layers 36 comprise different materials. In some embodiments, semiconductor layers 36 may comprise gallium arsenic (GaAs), indium gallium arsenic (InGaAs), indium aluminum arsenic (InAlAs), indium phosphide (InP), germanium (Ge), silicon germanium (SiGe), and the like while δ-doped layer 38 may comprise indium aluminum arsenic (InAlAs), indium phosphide (InP), indium aluminum (InAl), indium gallium arsenic (InGaAs), gallium arsenic (GaAs), and the like. Various example combinations of semiconductor materials for layers 36 and 38 are provided in Table 1, below. Other semiconductor materials may be used in other embodiments. Thus, HEMT 100 includes a stack of various semiconductor layers. The specific layers described herein merely provide one example embodiment HEMT. Other embodiments may include any combination of the described layers, fewer layers, or additional layers.
In
After hard mask 40 is formed, photoresist 42 may be blanket deposited over hard mask. Photoresist 42 may then be patterned by exposing photoresist 42 to light (e.g., ultraviolet light) using a photomask (not shown). Exposed or unexposed portions of photoresist 42 may then be removed depending on whether a positive or negative resist is used to form an opening 44. The pattern of photoresist 42 (e.g., opening 44) is then transferred to hard mask 40 (e.g., using a suitable etching process). Thus, an opening 44 is patterned in photoresist 42 and hard mask 40. Opening 44 exposes a top surface of the semiconductor cap 34.
Subsequently, as illustrated in
Referring next to
In the resulting structure, δ-doped layer 38 is etched more than semiconductor layer 36. Thus, sidewalls 36′ of semiconductor layers 36 and sidewalls 38′ of δ-doped layer 38 are not aligned. Furthermore, sidewalls of semiconductor cap 34 (e.g., sidewalls 36′ and sidewalls 38′) are sloped, which form an angle shape having a vertex in δ-doped layer 38. For example, sidewalls 36′ and sidewalls 38′ are non-perpendicular to a major surface of underlying substrate 20. The exact profile of semiconductor layer 36 and δ-doped layer 38 may vary depending on the specific materials, chemical etchants, and thicknesses of these layers. Thus, other embodiments may include semiconductor layers 36 and 38 having a different profile.
Furthermore, in the illustrated embodiment, the chemical etchant may etch semiconductor layer 36 at a faster rate than hard mask. Thus, hard mask 40 may overhang and extend past sidewalls 36′ and 38′ in opening 44. In another embodiment, hard mask 40 may be etched a similar rate as semiconductor layer 36, and sidewalls 40′ and 36′ may be substantially aligned after etching. Sidewalls 40′ of hard mask 40 may or may or may not be substantially perpendicular to a major surface of substrate 20.
Next, in
In the illustrated embodiments, at least a portion of the bottom surface of opening 44 is masked by hard mask 40 during the deposition of gate electrode layer 46. Therefore, gate electrode layer 46 may not be formed on these portions of opening 44. That is, portions of opening 44 are unfilled by gate electrode layer 46, and gate electrode layer 46 is separated from the materials of semiconductor cap 34 by a spacing. In another embodiment, hard mask 40 may not mask any portions of opening 44, and gate electrode layer 46 may cover an entire bottom surface of opening 44. In such embodiments, δ-doped layer 38 may still be separated from gate electrode layer 46 by a spacing due to the additional etching process performed on semiconductor cap 34 described above.
In
In subsequent process steps, additional features (not shown) may be formed over HEMT 100. For example, an inter-layer dielectric (ILD) may be formed over gate electrode 48 and hard mask 40. The ILD may comprise a low-k dielectric material having a k-value less than about 4.0, for example. Source/drain and gate contacts may be formed to extend through the ILD. The source/drain contacts and electrically connect to semiconductor cap 34 while the gate contact may electrically connect to gate electrode 48. In an embodiment, the source/drain contacts contact a top surface of semiconductor cap 34. In another embodiment, the source/drain contacts may contact another layer formed over semiconductor cap 34, such as additional semiconductor layers and/or silicide layers. Additional conductive features may then be subsequently formed in additional dielectric layers over HEMT 100 to form functional circuits.
It has been observed that by spacing a doped region (e.g., δ-doped layer 38) of semiconductor cap 34 away from gate electrode 48, leakage current in HEMT 100 may be reduced. Furthermore, differences in etching rates of various layers in semiconductor cap 34 allows for semiconductor layer 36 to be disposed closer to gate electrode 48 without reducing a distance between gate electrode 48 and δ-doped layer 38. Thus, resistance in HEMT 100 can be advantageously reduced without increasing leakage current. The lower resistance in HEMT 100 further improves its conductance (Gm) and on-state current (Ion) characteristics.
As described above, embodiment HEMTs and methods of forming such HEMTs are discussed. The HEMTs includes a multi-layer semiconductor cap, which is part of source/drain regions disposed adjacent a gate stack of the HEMT. The multi-layer semiconductor cap includes at least a delta doped (δ-doped) layer and another semiconductor layer (e.g., a high etch selectivity layer), which may be an undoped layer or a lightly doped layer. During formation of the HEMT, an etching process is applied to a sidewall the semiconductor cap to increase a distance between the δ-doped layer and the conductive gate, which advantageously reduces leakage current in the resulting device. The semiconductor layer includes a semiconductor material that can be etched at a lower rate than the δ-doped layer during this etching process. Thus, the semiconductor layer is disposed closer to the gate than the δ-doped layer after etching. Because at least a portion of the source/drain region can be disposed closer to the gate, resistance in the resulting HEMT is reduced, which advantageously improves the conductance (Gm) and on-state current (Ion) characteristics of the transistor without increasing leakage current.
In accordance with an embodiment, a high electron mobility transistor (HEMT) includes a gate electrode over a semiconductor substrate and a multi-layer semiconductor cap over the semiconductor substrate and adjacent the gate electrode. The multi-layer semiconductor cap includes a first semiconductor layer and a second semiconductor layer comprising a different material than the first semiconductor layer. The first semiconductor layer is laterally spaced apart from the gate electrode by a first spacing, and the second semiconductor layer is spaced apart from the gate electrode by a second spacing greater than the first spacing.
In accordance with another embodiment, a high electron mobility transistor (HEMT) includes a gate structure over a semiconductor substrate, a source/drain region over the semiconductor substrate and adjacent the gate structure, and a hard mask over the source/drain region. The source/drain region comprises a semiconductor cap spaced apart from the gate structure, wherein the semiconductor cap includes one or more semiconductor layers and a doped semiconductor layer comprising a different material than the one or more semiconductor layers. The doped semiconductor layer has a first sidewall facing the gate structure, and at least a portion of the first sidewall is non-perpendicular to a major surface of the semiconductor substrate.
In accordance with yet another embodiment, a method for forming a high electron mobility transistor (HEMT) includes forming a semiconductor cap over a semiconductor substrate. The semiconductor cap includes first semiconductor layer and a second semiconductor layer having different material than the first semiconductor layer. The method further includes patterning an opening extending through the semiconductor cap and etching sidewalls of the semiconductor cap in the opening. Etching the sidewalls of the semiconductor cap comprises using a chemical etchant that etches the first semiconductor layer at a faster rate than the second semiconductor layer. After etching the sidewalls of the semiconductor cap, a gate structure is formed over the semiconductor cap and extending through the opening. The gate structure is spaced apart from the sidewalls of the semiconductor cap by a portion of the opening.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims
1. A high electron mobility transistor (HEMT) comprising:
- a gate electrode over a semiconductor substrate; and
- a multi-layer semiconductor cap over the semiconductor substrate and adjacent the gate electrode, wherein the multi-layer semiconductor cap comprises: a first semiconductor layer, wherein the first semiconductor layer is laterally spaced apart from the gate electrode by a first spacing; and a second semiconductor layer under the first semiconductor layer and comprising a different material than the first semiconductor layer, wherein the second semiconductor layer is spaced apart from the gate electrode by a second spacing greater than the first spacing, and wherein the first semiconductor layer extends laterally past a sidewall of the second semiconductor layer.
2. The HEMT of claim 1, wherein the multi-layer semiconductor cap comprises sloped sidewalls forming an angle shape, and wherein a vertex of the angle shape is disposed in the second semiconductor layer.
3.-4. (canceled)
5. The HEMT of claim 1, wherein the multi-layer semiconductor cap further comprises a third semiconductor layer spaced apart from the gate electrode by a third spacing, wherein the second spacing is greater than the third spacing, and wherein the second semiconductor layer is disposed between the first semiconductor layer and the third semiconductor layer.
6. The HEMT of claim 1, wherein the second semiconductor layer further comprises a sidewall facing the gate electrode, and wherein at least a portion of the sidewall is substantially perpendicular to a major surface of the semiconductor substrate.
7. The HEMT of claim 1, wherein the first semiconductor layer is substantially free of dopants, and wherein the second semiconductor layer is a doped layer.
8. The HEMT of claim 1 further comprising a hard mask over the multi-layer semiconductor cap, wherein a portion of the gate electrode extends laterally over the hard mask.
9. A high electron mobility transistor (HEMT) comprising:
- a gate structure over a semiconductor substrate; and
- a source/drain region over the semiconductor substrate and adjacent the gate structure, wherein the source/drain region comprises a semiconductor cap spaced apart from the gate structure, and wherein the semiconductor cap comprises: one or more semiconductor layers; and a doped semiconductor layer comprising a different material than the one or more semiconductor layers, wherein the doped semiconductor layer comprises a first sidewall facing the gate structure, and wherein at least a portion of the first sidewall is non-perpendicular to a major surface of the semiconductor substrate; and
- a hard mask over the source/drain region.
10. The HEMT of claim 9, wherein the hard mask extends past a second sidewall of the semiconductor cap.
11. The HEMT of claim 9, wherein at least a portion of the doped semiconductor layer is spaced farther from the gate structure than the one or more semiconductor layers.
12. The HEMT of claim 9, wherein the one or more semiconductor layers comprises a third sidewall facing the gate structure, wherein the third sidewall is non-perpendicular to the major surface of the semiconductor substrate.
13. The HEMT of claim 9, wherein at least another portion of the first sidewall is substantially perpendicular to the major surface of the semiconductor substrate.
14. The HEMT of claim 9, wherein a bottom surface of the semiconductor cap forms a first interface with an underlying semiconductor layer, wherein the gate structure forms a second interface with the underlying semiconductor layer, and wherein the first interface is higher than the second interface.
15.-20. (canceled)
21. A high electron mobility transistor (HEMT) comprising:
- a multi-layer semiconductor cap over a semiconductor substrate, the multi-layer semiconductor cap comprising: a first semiconductor layer comprising a first material; and a second semiconductor layer comprising a second material, the second material having a different etching rate than the first material, relative to a same etch process;
- a hard mask over the multi-layer semiconductor cap; and
- a gate electrode over the semiconductor substrate and adjacent theas a multi-layer semiconductor cap, a sidewall of the first semiconductor layer being laterally spaced a first distance from a sidewall of the gate electrode, and a sidewall of the second semiconductor layer being laterally spaced a second distance from the sidewall of the gate electrode, the second distance being greater than the first distance.
22. The HEMT of claim 21, wherein the first material is selected from the group consisting of gallium arsenic (GaAs), indium gallium arsenic (InGaAs), indium aluminum arsenic (InAlAs), indium phosphide (InP), germanium (Ge), and silicon germanium (SiGe), and wherein the second material is selected from the group consisting of indium aluminum arsenic (InAlAs), indium phosphide (InP), indium aluminum (InAl), indium gallium arsenic (InGaAs), and gallium arsenic (GaAs).
23. The HEMT of claim 21, wherein the gate electrode comprises a t-shape and extends over a portion of the hard mask.
24. The HEMT of claim 21, wherein the multi-layer semiconductor cap further comprises a third semiconductor layer comprising the first material, wherein the second semiconductor layer is between the first semiconductor layer and the third semiconductor layer.
25. The HEMT of claim 21, wherein the sidewall of the first semiconductor layer and the sidewall of the second semiconductor layer each have sloped profiles, the sloped profiles forming an angle shape with a vertex in the second semiconductor layer.
26. The HEMT of claim 21, wherein a sidewall of the hard mask facing the sidewall of the gate electrode extends laterally beyond the sidewall of the first semiconductor layer.
27. The HEMT of claim 1, wherein the first semiconductor layer comprises a first semiconductor material, wherein the second semiconductor layer comprises a second semiconductor material, and wherein the first semiconductor material has a greater etching rate than the second semiconductor material relative to a same etch process.
28. The HEMT of claim 5, wherein the first semiconductor layer comprises a same material as the third semiconductor layer.
Type: Application
Filed: Jul 20, 2015
Publication Date: Jan 26, 2017
Inventors: Chun-Hsiang Fan (Hsin-Chu), Chun-Hsiung Lin (Zhubei City), Mao-Lin Huang (Hsinchu)
Application Number: 14/804,032