RECONFIGURABLE, TUNABLE QUANTUM QUBIT CIRCUITS WITH INTERNAL, NONVOLATILE MEMORY
A tunable quantum qubit circuit comprising: a plurality of interconnected Josephson tunneling junctions sculpted in-situ on-chip, wherein each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density; a capacitive-coupled control gate operatively coupled to the Josephson tunneling junctions and configured to simultaneously modulate energy levels of the Josephson tunneling junctions; and independent control gates operatively coupled to the Josephson tunneling junctions, wherein the independent control gates are reconfigurable on-the-fly by an operator.
This application is related to U.S. application Ser. No.: 14/716,629, filed 19 May 2015, titled “Quantum Memory Device and Method” (Navy Case # 102361), which application is hereby incorporated by reference herein in its entirety for its teachings. This application is also related to U.S. Application No.: UNKNOWN, filed DATE EVEN, titled “Advanced Process Flow for Quantum Memory Devices and Josephson Junctions with Heterogeneous Integration” (Navy Case # 102933), which application is hereby incorporated by reference herein in its entirety for its teachings.
FEDERALLY-SPONSORED RESEARCH AND DEVELOPMENTThe United States Government has ownership rights in this invention. Licensing and technical inquiries may be directed to the Office of Research and Technical Applications, Space and Naval Warfare Systems Center, Pacific, Code 72120, San Diego, Calif., 92152; voice (619) 553-5118; ssc_pac_t2@navy.mil. Reference Navy Case Number 102561.
BACKGROUND OF THE INVENTIONThe invention claimed herein relates to the field of quantum circuits. Quantum circuits formed from qubits are the building blocks of a class of quantum computers. A promising implementation is solid-state qubits. Due to physical limitations and intrinsic material properties, such qubits suffer from static behavior, state leakage and are prone to external effects that limit the reliability for large scale computing architectures.
SUMMARYDisclosed herein is a tunable quantum qubit circuit comprising: a plurality of interconnected Josephson tunneling junctions, a capacitive-coupled control gate, and independent control gates. The plurality of interconnected Josephson tunneling junctions are sculpted in-situ on-chip and each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density. The capacitive-coupled control gate is operatively coupled to the Josephson tunneling junctions and is configured to simultaneously modulate energy levels of the Josephson tunneling junctions. The independent control gates are operatively coupled to the Josephson tunneling junctions. The independent control gates are reconfigurable on-the-fly by an operator.
The quantum qubit circuit may be tuned according to the following method steps. The first step provides for sculpting a plurality of interconnected Josephson tunneling junctions in-situ on-chip. Each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density. The next step provides for simultaneously modulating energy levels of the Josephson tunneling junctions with a capacitive-coupled control gate. The next step provides for dynamically reconfiguring the quantum qubit circuit via independent control gates that are operatively coupled to corresponding Josephson tunneling junctions.
Throughout the several views, like elements are referenced using like references. The elements in the figures are not drawn to scale and some dimensions are exaggerated for clarity.
The disclosed methods and systems below may be described generally, as well as in terms of specific examples and/or specific embodiments. For instances where references are made to detailed examples and/or embodiments, it should be appreciated that any of the underlying principles described are not to be limited to a single embodiment, but may be expanded for use with any of the other methods and systems described herein as will be understood by one of ordinary skill in the art unless otherwise stated specifically.
The quantum qubit circuit 10 may be sculpted with any desired manufacturing process. Suitable examples of fabrication processes that may be used to sculpt the quantum quit circuit 10 include, but are not limited to, ion beam lithography, electron-beam lithography, and self-assembly. The quantum qubit circuit 10 may be made from materials including, but not limited to, sputtered/evaporated films as well emerging two-dimensional atomic crystals and hetero-structures. The tunable quantum qubit circuit 10 may comprise built-in and internal memory/storage. The tunable quantum qubit circuit 10 may utilize quantization, charging effects and gate-control introduced with a nanofabrication process to tailor energy profiles. The tunable quantum qubit circuit 10 may provide for nonvolatile field-programmable configurations where quantum states can be created and reconfigured via gate-control coupling.
The tunable quantum qubit circuit 10 may be internally re-configured with nonvolatile behavior. An embodiment of the quantum qubit circuit 10 provides for a solid-state dynamically reconfigurable quantum computation/memory chip fabric and the underpinning quantum circuits, qubits and superconducting junction device structures. The Josephson tunneling junctions 12 may be sculpted on-chip with controllable nanoscale dimensions and with a precise in-situ incorporated charge density providing the designer the capability to add junctions dedicated to both computational or memory functions in the same lithography process within the identical circuit.
The active region 20 of each Josephson tunneling junction 12 is an active Cooper pair box region with the dimensions of Lactive and Wactive in the sub-10 nanometer (nm) regime. In other words, Lactive and Wactive are both less than 10 nm. In this size regime, quantization and charging effects modify the Cooper-pair box's electronic properties resulting in significant energy-level splitting (En˜1/d2) and an increase of the Cooper pair Coulombic charging energy (Ec·2e2/C) to levels much greater than the thermal energy kT with expected well pronounced quantum oscillations. The tunable quantum qubit circuit 10 provides the necessary two-level qubit system for performing quantum computation and the tunable reconfigurability provides the ability to tailor-design the energy level properties for the desired functionality, speed, while setting the minimal leakage level. In addition, scaling of the Cooper pair box introduces band-structure modifications that results in sensitive nm-scale size tuning oscillations of the density of states, Josephson energy, and superconducting gap which are determinants of the overall basic superconducting properties, current/voltage response of the junctions and resiliency of the generated level system.
The quantum qubit circuit 10 enables the integration of superconductor/barrier/ionic/barrier/superconductor (SBIBS) heterostructure memory devices. The SBIBS memory devices technology may be integrated directly into the quantum qubit circuit 10 by introducing a controlled charge density in-situ to the active region 20 of the junctions during the device fabrication process enabling the write/erase/read functions based on reversible ionic separation/transport process to be conducted dynamically via the appropriate pulses generated from on-chip devices. By using large-scale numbers of custom quantum memories on a single chip combined with logical qubits quantum computers can be implemented.
The nonvolatile memory junctions 26 may be referred to as quantum memory and may be formed in-situ and integrated in close proximity to the plurality of interconnected Josephson tunneling junctions 12. As used herein, the term “close proximity” is understood to mean that the distance between the quantum memory and the plurality of interconnected Josephson tunneling junctions 12 is equal to or less than the quantum coherence length for which coupling can occur and such that there is no break in a crystal lattice between the quantum memory and the plurality of interconnected Josephson tunneling junctions 12. This could mean that the sculpted active region corresponding to memory functionality of a nonvolatile memory junction 26 is directly in contact and seamlessly transitions without break in the crystals lattice or in proximity with a break in crystal lattice but close enough where the quantum wave-functions overlap (i.e. at or less than the quantum coherence length for which coupling can occur).
Still referring to the embodiment of the quantum qubit circuit depicted in
Method 32 may be modified by adding the step of tuning Hamiltonians of the quantum qubit circuit 10 after the quantum qubit circuit 10 has been fabricated by adjusting gating effects such that the quantum qubit circuit 10 may be tuned to perform different quantum computations.
The method of claim 15, further comprising the step of including Additional junctions (such as the nonvolatile memory junctions 26 scaled appropriately for information state storage) may be fabricated in close proximity to the Josephson tunneling junctions 12. Such additional junctions may be designed to store a superposition of different quantum states. The nonvolatile memory junctions 26 comprise active regions that may be ionically modified for information state storage. The nonvolatile memory junctions 26 may be modified with rare earth ions that are optically active such that the tunable quantum qubit circuit 10 is capable of optical read out.
From the above description of the tunable quantum qubit circuit 10, it is manifest that various techniques may be used for implementing the concepts of the tunable quantum qubit circuit 10 without departing from the scope of the claims. The described embodiments are to be considered in all respects as illustrative and not restrictive. The method/apparatus disclosed herein may be practiced in the absence of any element that is not specifically claimed and/or disclosed herein. It should also be understood that the tunable quantum qubit circuit 10 is not limited to the particular embodiments described herein, but is capable of many embodiments without departing from the scope of the claims.
Claims
1. A tunable quantum qubit circuit comprising:
- a plurality of interconnected Josephson tunneling junctions sculpted in-situ on-chip, wherein each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density;
- a capacitive-coupled control gate operatively coupled to the Josephson tunneling junctions and configured to simultaneously modulate energy levels of the Josephson tunneling junctions; and
- independent control gates operatively coupled to the Josephson tunneling junctions, wherein the independent control gates are reconfigurable on-the-fly by an operator.
2. The quantum qubit circuit of claim 1, wherein the dimension of each active region is less than 10 nanometers.
3. The quantum qubit circuit of claim 2, wherein the plurality of Josephson tunneling junctions comprises Josephson tunneling junctions of various sizes.
4. The quantum qubit circuit of claim 3, wherein the active regions have differing charge densities.
5. The quantum qubit circuit of claim 4, wherein the controlled charge density enables write, erase, and read functions based on a reversible ionic separation process dynamically conducted via pulses generated on-chip.
6. The quantum qubit circuit of claim 4 wherein the controlled charge density is applied to each active region by in-situ ionic modification during fabrication.
7. The quantum qubit circuit of claim 1, wherein within each Josephson tunneling junction the high-temperature superconductors are tapered toward the active region.
8. The quantum qubit circuit of claim 1, wherein each active region is a Cooper pair box with dimensions of Lactive and Wactive in a sub-10 nanometer regime.
9. The quantum qubit circuit of claim 1, further comprising quantum memory formed in-situ and seamlessly integrated in close proximity to the plurality of interconnected Josephson tunneling junctions such that the distance between the quantum memory and the plurality of interconnected Josephson tunneling junctions is equal to or less than the quantum coherence length for which coupling can occur and such that there is no break in a crystal lattice between the quantum memory and the plurality of interconnected Josephson tunneling junctions.
10. The quantum qubit circuit of claim 9, wherein the plurality of interconnected Josephson tunneling junctions are variously sculpted to enable designing and tuning Hamiltonians in the field based on the sculpted Josephson tunneling junctions and gating effects such that the quantum qubit circuit may be tuned to perform different quantum computations.
11-20. (canceled)
Type: Application
Filed: Mar 3, 2016
Publication Date: Sep 7, 2017
Inventors: Osama M. Nayfeh (San Diego, CA), Son Dinh (San Diego, CA), Anna Leese de Escobar (San Diego, CA), Kenneth Simonsen (San Diego, CA), Shahrokh Naderi (Del Mar, CA)
Application Number: 15/060,290