MANUFACTURING METHOD OF SEMICONDUCTOR STRUCTURE
A manufacturing method of a semiconductor structure is provided. The manufacturing method of the semiconductor structure includes the following steps: forming a bottom oxide layer; forming a first conductive layer on the bottom oxide layer; forming a stack including alternately arranged second conductive layers and insulating layers on the first conductive layer; forming a first opening having a first cross-sectional width and penetrating through the stack and a portion of the first conductive layer; forming a second opening having a second cross-sectional width and penetrating through the first conductive layer below the first opening for exposing the bottom oxide layer, wherein the second cross-sectional width is smaller than the first cross-sectional width; and forming a memory layer on a sidewall of the first opening and filled in the second opening.
The present disclosure relates in general to a manufacturing method of a semiconductor structure, and particularly to a manufacturing method of a semiconductor structure for memory devices.
Description of the Related ArtRecently, various three dimensional (3D) memory devices, such as single gate vertical-channel (SGVC) 3D NAND memory devices having multi-layer stack structures, have been provided due to the rising demands for superior memory components. Such type of 3D memory devices may possess higher memory densities and improved electrical characteristics, for example, excellent reliabilities in data storage and high operating speeds.
In a U turn type SGVC 3D NAND memory device, an inversion gate is used for control assistance. However, during the manufacturing of the inversion gate, over-etching may occur, and the structure of the memory device may be damaged. As such, it is important to improve the methods for manufacturing the inversion gates in memory devices.
SUMMARYThe present disclosure relates in general to a manufacturing method of a semiconductor structure. In the semiconductor structure of the embodiments, the memory layer is formed on the sidewall of the first opening and filled in the second opening of the first conductive layer, thereby the channel layer is formed above the second opening; as such, a relatively large range of the channel layer can be controlled through the first conductive layer by the gate, the range of the channel layer which is uncontrolled by the gate can be effectively reduced, such that the undesired influence caused by larger resistance and smaller current of the region of the channel layer uncontrolled by the gate can be further minimized.
According to an embodiment of the disclosure, a manufacturing method of a semiconductor structure is provided. The manufacturing method of the semiconductor structure includes the following steps: forming a bottom oxide layer; forming a first conductive layer on the bottom oxide layer; forming a stack on the first conductive layer, the stack comprising alternately arranged second conductive layers and insulating layers; forming a first opening having a first cross-sectional width and penetrating through the stack and a portion of the first conductive layer; forming a second opening having a second cross-sectional width and penetrating through the first conductive layer below the first opening for exposing the bottom oxide layer, wherein the second cross-sectional width is smaller than the first cross-sectional width; and forming a memory layer on a sidewall of the first opening and filled in the second opening.
According to another embodiment of the disclosure, a manufacturing method of a semiconductor structure is provided. The manufacturing method of the semiconductor structure includes the following steps: forming a bottom oxide layer; forming a first conductive layer on the bottom oxide layer; forming a stack on the first conductive layer, the stack comprising alternately arranged second conductive layers and insulating layers; forming a first opening having a first cross-sectional width and penetrating through the stack and a portion of the first conductive layer; forming a second opening having a second cross-sectional width and penetrating through the first conductive layer below the first opening for exposing the bottom oxide layer, wherein the second cross-sectional width is smaller than the first cross-sectional width; performing an oxidation process on the first conductive layer exposed in the second opening for forming an oxide filled in the second opening; and forming a memory layer on a sidewall of the first opening and on the oxide.
The above and other aspects of the disclosure will become better understood with regard to the following detailed description of the non-limiting embodiment(s). The following description is made with reference to the accompanying drawings.
In the embodiments of the present disclosure, a manufacturing method of a semiconductor structure is provided. In the semiconductor structure of the embodiments, the memory layer is formed on the sidewall of the first opening and filled in the second opening of the first conductive layer, thereby the channel layer is formed above the second opening; as such, a relatively large range of the channel layer can be controlled through the first conductive layer by the gate, the range of the channel layer which is uncontrolled by the gate can be effectively reduced, such that the undesired influence caused by larger resistance and smaller current of the region of the channel layer uncontrolled by the gate can be further minimized. The following embodiments are for the purpose of elaboration only, not for limiting the scope of protection of the invention. Besides, some of the secondary elements are omitted in the drawings accompanying the following embodiments to highlight the technical features of the invention.
It is to be noted that the following descriptions of preferred embodiments of the present disclosure are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed. Also, it is also important to point out that there may be other features, elements, steps and parameters for implementing the embodiments of the present disclosure which are not specifically illustrated. Thus, the specification and the drawings are to be regarded as an illustrative sense rather than a restrictive sense. Various modifications and similar arrangements may be provided by persons having ordinary skills in the art within the spirit and scope of the present invention. In addition, the illustrations may not be necessarily drawn to scale, and the identical elements of the embodiments are designated with the same reference numerals. For purposes of explanation, the following embodiments will be exemplarily focused on a 3D memory device, such as a 3D vertical channel memory device, in particular a U turn type of a SGVC 3D NAND memory device. However, the present disclosure is not limited thereto. For example, the manufacturing method may be applied in other non-volatile memories, general memories, or general semiconductor structures.
Please refer to
In the embodiments, the bottom oxide layer 100 is such as a buried oxide layer, for example, a silicon oxide layer; the insulating layers 330 may include oxide layers, for example, silicon oxide layers; the first conductive layer 200 may include n-type doped (e.g. phosphorus or arsenic doped) polysilicon, for example, the first conductive layer 200 may be an n-type heavily doped polysilicon layer; the second conductive layers 310 may include p-type doped (e.g. boron doped) polysilicon, for example, the second conductive layers 310 may be p-type heavily doped polysilicon layers.
In the embodiments, the first conductive layer 200 may be used as a gate in a memory device, and the second conductive layers 310 may be used as word lines and ground select lines in a memory device. While gate injections would occur in the operations of word lines, in the embodiments, the second conductive layers 310 made of p-type doped polysilicon can be provided with improved erase effects with an erase voltage up to −4V to −5V.
In the embodiment, as shown in
As shown in
Please refer to
In the embodiments, the first cross-sectional width W1 is such as 60 nm-140 nm.
In the embodiment, for example, an etching process is performed on the insulating layers 330, the second conductive layers 310 and a portion of the first conductive layer 200 and stops in the first conductive layer 200 for forming the first opening 400.
Please refer to
As shown in
As shown in
In the embodiments, the second cross-sectional width W2 is such as 10 nm-40 nm.
Next, as shown in
Please refer to
In the embodiment, a thickness of the memory layer 700 is such as larger than or equal to one-half of the second cross-sectional width W2. In other words, twice the thickness of the memory layer 700 is about equal to or larger than the second cross-sectional width W2, such that the second opening 500 can be filled in the process of depositing the memory layer 700, and the two portions of the first conductive layer 200 located on two sides of the second opening 500 can be separated from each other, resulting in that the first conductive layer 200 forms a plurality of inversion gates. In some embodiments, the thickness of the memory layer 700 is such as about 20 nm.
Next, please refer to
As shown in
In addition, as shown in
According to the embodiments of the present disclosure, the as-formed semiconductor structure may be the main structure of a 3D vertical channel NAND flash memory device, wherein the first conductive layer 200 is such as inversion gates, and the second conductive layers 310 are such as word lines.
Please refer to
Next, the manufacturing process continues as shown in
Please refer to
As shown in
Please refer to
In the embodiments, the oxidation process is such as a dry oxidation process, a wet oxidation process, an in-situ steam generation (ISSG) or a plasma oxidation process. In the embodiment, the material of the first conductive layer 200 is such as n-type doped polysilicon. In a dry oxidation process, the thickness of the oxide formed from n-type doped polysilicon is about twice the thickness of the oxide formed from un-doped polysilicon. In a wet oxidation process, the thickness of the oxide formed from n-type doped polysilicon can be about three to four times the thickness of the oxide formed from un-doped polysilicon.
In addition, a ratio of an oxidation rate of a dry oxidation process or a wet oxidation process performed on polysilicon to an oxidation rate of the dry oxidation process or the wet oxidation process performed on silicon nitride is about 50:1, a ratio of an oxidation rate of an ISSG oxidation process performed on polysilicon to an oxidation rate of the ISSG oxidation process performed on silicon nitride is about 100:70, and a ratio of an oxidation rate of a plasma oxidation process performed on polysilicon to the plasma oxidation process performed on silicon nitride is about 100:40. In other words, when a dry oxidation process or a wet oxidation process is used to oxidize the first conductive layer 200 in the second opening 500, such oxidation process does not easily oxidize the spacer 600 and the hard mask layer HM made of silicon nitride. As such, the spacer 600 and the hard mask layer HM can protect the second conductive layers 310 (word lines) from undesired influence of the oxidation process more effectively, and the fact that the spacer 600 and the hard mask layer HM made of silicon nitride are not easily oxidized is more advantageous to the subsequent removal of the spacer 600 and the hard mask layer HM.
Please refer to
Next, please refer to
As shown in
In addition, similar to the embodiment previously illustrated in the
While the disclosure has been described by way of example and in terms of the exemplary embodiment(s), it is to be understood that the disclosure is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Claims
1. A manufacturing method of a semiconductor structure, comprising:
- forming a bottom oxide layer;
- forming a first conductive layer on the bottom oxide layer;
- forming a stack on the first conductive layer, the stack comprising alternately arranged second conductive layers and insulating layers;
- forming a first opening having a first cross-sectional width and penetrating through the stack and a portion of the first conductive layer;
- forming a second opening having a second cross-sectional width and penetrating through the first conductive layer below the first opening for exposing the bottom oxide layer, wherein the second cross-sectional width is smaller than the first cross-sectional width; and
- forming a memory layer on a sidewall of the first opening and filled in the second opening, wherein a thickness of the memory layer is larger than or equal to one-half of the second cross-sectional width.
2. The manufacturing method of the semiconductor structure according to claim 1, wherein forming the second opening comprises:
- forming a spacer on the sidewall of the first opening; and
- etching the first conductive layer below the first opening according to the spacer for forming the second opening in the first conductive layer.
3. The manufacturing method of the semiconductor structure according to claim 2, further comprising:
- removing the spacer for exposing the first opening.
4. The manufacturing method of the semiconductor structure according to claim 1, wherein the second opening further penetrates through a portion of the bottom oxide layer.
5. The manufacturing method of the semiconductor structure according to claim 1, further comprising:
- forming a channel layer on the memory layer and above the second opening.
6. (canceled)
7. The manufacturing method of the semiconductor structure according to claim 1, wherein the first cross-sectional width is 60 nm-140 nm.
8. The manufacturing method of the semiconductor structure according to claim 1, wherein the second cross-sectional width is 10 nm-40 nm.
9. The manufacturing method of the semiconductor structure according to claim 1, wherein a thickness of the first conductive layer is 1500 Å-2000 Å.
10. The manufacturing method of the semiconductor structure according to claim 1, wherein the first conductive layer comprises n-type doped polysilicon, and the second conductive layers comprise p-type doped polysilicon.
11. A manufacturing method of a semiconductor structure, comprising:
- forming a bottom oxide layer;
- forming a first conductive layer on the bottom oxide layer;
- forming a stack on the first conductive layer, the stack comprising alternately arranged second conductive layers and insulating layers;
- forming a first opening having a first cross-sectional width and penetrating through the stack and a portion of the first conductive layer;
- forming a second opening having a second cross-sectional width and penetrating through the first conductive layer below the first opening for exposing the bottom oxide layer, wherein the second cross-sectional width is smaller than the first cross-sectional width;
- performing an oxidation process on the first conductive layer exposed in the second opening for forming an oxide filled in the second opening; and
- forming a memory layer on a sidewall of the first opening and on the oxide.
12. The manufacturing method of the semiconductor structure according to claim 11, wherein forming the second opening comprises:
- forming a spacer on the sidewall of the first opening; and
- etching the first conductive layer below the first opening according to the spacer for forming the second opening in the first conductive layer.
13. The manufacturing method of the semiconductor structure according to claim 12, further comprising:
- removing the spacer for exposing the first opening.
14. The manufacturing method of the semiconductor structure according to claim 11, wherein the second opening further penetrates through a portion of the bottom oxide layer.
15. The manufacturing method of the semiconductor structure according to claim 11, further comprising:
- forming a channel layer on the memory layer.
16. The manufacturing method of the semiconductor structure according to claim 11, wherein the first cross-sectional width is 60 nm-140 nm.
17. The manufacturing method of the semiconductor structure according to claim 11, wherein the second cross-sectional width is 10 nm-40 nm.
18. The manufacturing method of the semiconductor structure according to claim 11, wherein a thickness of the first conductive layer is 1500 Å-2000 Å.
19. The manufacturing method of the semiconductor structure according to claim 11, wherein the first conductive layer comprises n-type doped polysilicon, and the second conductive layers comprise p-type doped polysilicon.
Type: Application
Filed: Apr 18, 2017
Publication Date: Oct 18, 2018
Inventors: Erh-Kun Lai (Taichung City), Hsiang-Lan Lung (Hsinchu)
Application Number: 15/489,765