NORMALLY OFF III NITRIDE TRANSISTOR
A semiconductor device containing an enhancement mode GaN FET on a III-N layer stack includes a low-doped GaN layer, a barrier layer including aluminum over the low-doped GaN layer, a stressor layer including indium over the barrier layer, and a cap layer including aluminum over the stressor layer. A gate recess extends through the cap layer and the stressor layer, but not through the barrier layer. The semiconductor device is formed by forming the barrier layer with a high temperature MOCVD process, forming the stressor layer with a low temperature MOCVD process and forming the cap layer with a low temperature MOCVD process. The gate recess is formed by a two-step etch process including a first etch step to remove the cap layer, and a second etch step to remove the stressor layer.
This application is a continuation of U.S. patent application Ser. No. 15/988,618, filed May 24, 2018, which is a divisional of U.S. patent application Ser. No. 14/673,844, filed Mar. 30, 2015 (abandoned), both of which are incorporated herein by reference in their entirety.
FIELD OF THE INVENTIONThis invention relates to the field of semiconductor devices. More particularly, this invention relates to II-N field effect transistors in semiconductor devices.
BACKGROUND OF THE INVENTIONAn enhancement mode gallium nitride field effect transistor (GaN FET) includes a recessed gate extending into a stressor layer and barrier layer, and vertically separated from a low-doped gallium nitride (GaN) layer. Forming the gate recess by etching to have a desired vertical separation from the low-doped GaN layer is problematic. Timed etching results in unacceptable variation in the separation from the low-doped GaN layer. Forming the gate recess using etch-blocking layers produces defects in the barrier layer and/or the stressor layer.
SUMMARY OF THE INVENTIONThe following presents a simplified summary in order to provide a basic understanding of one or more aspects of the invention. This summary is not an extensive overview of the invention, and is neither intended to identify key or critical elements of the invention, nor to delineate the scope thereof. Rather, the primary purpose of the summary is to present some concepts of the invention in a simplified form as a prelude to a more detailed description that is presented later.
A semiconductor device containing an enhancement mode GaN FET on a III-N layer stack including a low-doped GaN layer, a barrier layer including aluminum disposed over the low-doped GaN layer, a stressor layer including indium disposed over the barrier layer, and a cap layer including aluminum disposed over the stressor layer. A gate recess of the enhancement mode GaN FET extends through the cap layer and the stressor layer, but not through the barrier layer. A gate dielectric layer is disposed in the gate recess and a gate is disposed on the gate dielectric layer.
The semiconductor device is formed by forming the barrier layer with a high temperature metal organic chemical vapor deposition (MOCVD) process, forming the stressor layer with a low temperature MOCVD process and forming the cap layer with a low temperature MOCVD process. The gate recess is formed by a two-step etch process including a first etch step to remove the cap layer, and a second etch step to remove the stressor layer.
The present invention is described with reference to the attached figures. The figures are not drawn to scale and they are provided merely to illustrate the invention. Several aspects of the invention are described below with reference to example applications for illustration. It should be understood that numerous specific details, relationships, and methods are set forth to provide an understanding of the invention. One skilled in the relevant art, however, will readily recognize that the invention can be practiced without one or more of the specific details or with other methods. In other instances, well-known structures or operations are not shown in detail to avoid obscuring the invention. The present invention is not limited by the illustrated ordering of acts or events, as some acts may occur in different orders and/or concurrently with other acts or events. Furthermore, not all illustrated acts or events are required to implement a methodology in accordance with the present invention.
A semiconductor device containing an enhancement mode GaN FET on a III-N layer stack including a low-doped GaN layer, a barrier layer including aluminum disposed over the low-doped GaN layer, a stressor layer including indium disposed over the barrier layer, and a cap layer including aluminum disposed over the stressor layer. A gate recess of the enhancement mode GaN FET extends through the cap layer and the stressor layer, but not through the barrier layer. A gate dielectric layer is disposed in the gate recess and a gate is disposed on the gate dielectric layer.
The semiconductor device may also include a depletion mode GaN FET with a planar gate over the cap layer and stressor layer. A gate dielectric layer and the planar gate of the depletion mode GaN FET may be formed concurrently with the gate dielectric layer and the gate of the enhancement mode GaN FET.
The semiconductor device is formed by forming the barrier layer with a high temperature MOCVD process, forming the stressor layer with a low temperature MOCVD process and forming the cap layer with a low temperature MOCVD process. The gate recess is formed by a two-step etch process including a first etch step to remove the cap layer, and a second etch step to remove the stressor layer. The stressor layer may be oxidized by an anodic oxidation process in the gate recess to facilitate removal by the second etch step.
For the purposes of this description, the term “III-N material” is understood to refer to semiconductor materials in which group III elements, that is, aluminum, gallium and indium, and possibly boron, provide a portion of the atoms in the semiconductor material and nitrogen atoms provide the remainder of the atoms in the semiconductor material. Examples of III-N semiconductor materials are gallium nitride, boron gallium nitride, aluminum gallium nitride, indium nitride, and indium aluminum gallium nitride. Terms such as aluminum gallium nitride describing elemental compositions of materials do not imply a particular stoichiometry of the elements. For the purposes of this description, the term GaN FET is understood to refer to a field effect transistor which includes III-N semiconductor materials.
A barrier layer 114 is disposed over the low-doped layer 112. The barrier layer 114 may be primarily aluminum gallium nitride, with less than 1 atomic percent indium. The barrier layer 114 may have a stoichiometry of Al0.10Ga0.90N to Al0.30Ga0.70N, and a thickness of 1 nanometers to 5 nanometers. A minimum thickness of the barrier layer 114 may be selected to provide ease and reproducibility of fabrication; a maximum thickness may be selected to provide a desired off-state current in the enhancement mode GaN FET 102, where increasing the thickness of the barrier layer 114 increases the off-state current. The thickness may depend on a stoichiometry of the barrier layer 114. For example, an instance of the barrier layer 114 with a stoichiometry of Al0.10Ga0.90N to Al0.30Ga0.70N may have a thickness of 1.5 nanometers to 2.0 nanometers.
A stressor layer 116 is disposed over the barrier layer 114. The stressor layer 116 is primarily indium aluminum nitride, with a stoichiometry of In0.05Al0.95N to In0.30Al0.70N, and a thickness of 1 nanometers to 5 nanometers. In one version of the instant example, the stressor layer 116 may have a stoichiometry of In0.16Al0.84N to In0.18Al0.82N and a thickness of 3.5 nanometers to 4.5 nanometers, which may provide a desired balance between providing a desired charge density in a two-dimensional electron gas (2DEG), which decreases with indium content, and providing a desired etch selectivity to the underlying barrier layer 114, which increases with indium content. The stoichiometry of In0.16Al0.84N to In0.18Al0.82N may also provide a desired lattice match to the low-doped layer 112.
A cap layer 118 is disposed over the stressor layer 116. The cap layer 118 has less than 1 atomic percent indium, and may be primarily aluminum gallium nitride. A thickness of the cap layer is selected to prevent oxidation of the stressor layer 116 during subsequent fabrication steps. An example cap layer 118 may have a stoichiometry of Al0.05Ga0.95N to Al0.30Ga0.70N, and a thickness of 4 nanometers to 20 nanometers. The cap layer 118 advantageously prevents oxidation of the indium in the stressor layer 116.
A gate recess 120 extends through the cap layer 118 and the stressor layer 116 in the enhancement mode GaN FET 102. The gate recess 120 may extend completely through the stressor layer 116 and not extend into the barrier layer 114, as depicted in
An enhancement mode gate dielectric layer 122 is disposed in the gate recess 120 in the enhancement mode GaN FET 102. A depletion mode gate dielectric layer 124 is disposed over the cap layer in the depletion mode GaN FET 104. The enhancement mode gate dielectric layer 122 and the depletion mode gate dielectric layer 124 may be 5 nanometers to 50 nanometers thick and may include one or more layers of silicon dioxide, silicon nitride and/or aluminum oxide. In one version of the instant example, the enhancement mode gate dielectric layer 122 and the depletion mode gate dielectric layer 124 may have substantially equal thicknesses and compositions, possibly as a result of being formed concurrently. In an alternate version, the enhancement mode gate dielectric layer 122 and the depletion mode gate dielectric layer 124 may have different thicknesses and compositions, so as to separately optimize performance of the enhancement mode GaN FET 102 and the depletion mode GaN FET 104.
A field plate dielectric layer 126 may optionally be disposed over the cap layer 118 and under the enhancement mode gate dielectric layer 122 adjacent to the gate recess 120 and under the depletion mode gate dielectric layer 124 adjacent to a gate area in the depletion mode GaN FET 104. The field plate dielectric layer 126 may include one or more layers of silicon dioxide and/or silicon nitride, and may be, for example, 10 nanometers to 100 nanometers thick. In an alternate version of the instant example, the field plate dielectric layer 126 may be disposed over the enhancement mode gate dielectric layer 122 and the depletion mode gate dielectric layer 124.
An enhancement mode gate 128 is disposed over the enhancement mode gate dielectric layer 122 in the gate recess 120. The enhancement mode gate 128 may overlap the field plate dielectric layer 126 in the enhancement mode GaN FET 102, as depicted in
Dielectric isolation structures 132 extend through the cap layer 118, the stressor layer 116 and the barrier layer 114 and possibly through the low-doped layer (112), so as to laterally isolate the enhancement mode GaN FET (102) and the depletion mode GaN FET (104). The dielectric isolation structures 132 may include, for example, silicon dioxide and/or silicon nitride.
A source contact 134 and a drain contact 136 provide electrical connections to a 2DEG in the enhancement mode GaN FET 102. A source contact 138 and a drain contact 140 provide electrical connections to a 2DEG in the depletion mode GaN FET 104.
During operation of the semiconductor device 100, the barrier layer 114 advantageously provides a low carrier density in the 2DEG of the enhancement mode GaN FET 102 under the gate recess 120, so as to provide a desired off-state current. The stressor layer 116 advantageously provides a desired high carrier density in the 2DEG of the enhancement mode GaN FET 102 in the access regions between the gate recess 120 and the source contact 134 and the drain contact 136, so as to provide a desired on-state current. The configuration of the gate recess 120 extending through the stressor layer 116 advantageously contributes to the low carrier density in the 2DEG of the enhancement mode GaN FET 102 under the gate recess 120. The stressor layer 116 extending under the depletion mode gate 130 advantageously provides a desired on-state current in the depletion mode GaN FET 104.
In the instant example, process parameters will be described for a case wherein the substrate 106 is a 150 millimeter substrate. The substrate 106 is placed on a susceptor 142, possibly of graphite, in an MOCVD chamber 144. The susceptor 142 is heated, for example by heating coils, to a temperature of 900° C. to 1100° C. A carrier gas such as hydrogen (H2) as indicated in
Referring to
Referring to
Referring to
Referring to
A first etch process 150 such as a plasma etch process using chlorine radicals removes the cap layer 118 in the area exposed by the recess mask 148 to form a portion of the gate recess 120. The indium in the stressor layer 116 has a lower etch rate in the first etch process 150 than the cap layer 118, so at least a portion of the stressor layer 116 remains in the area for the gate recess 120 after the first etch process 150 is completed. The first etch process 150 may be, for example, an inductively-coupled plasma reactive ion etch (ICP-RIE) process using chlorine (Cl2) gas sulfur hexafluoride (SF6) gas, which has been demonstrated to desirably provide an etch selectivity of gallium aluminum nitride to indium aluminum nitride greater than 1.0. Forming the cap layer 118 at a maximum temperature of 900° C., in combination with the indium content in the stressor layer 116, may advantageously increase the etch selectivity for the first etch process 150 so as to reduce the amount, if any, of the stressor layer 116 removed by the first etch process 150.
Referring to
Referring to
Referring to
Referring to
Referring to
While various embodiments of the present invention have been described above, it should be understood that they have been presented by way of example only and not limitation. Numerous changes to the disclosed embodiments can be made in accordance with the disclosure herein without departing from the spirit or scope of the invention. Thus, the breadth and scope of the present invention should not be limited by any of the above described embodiments. Rather, the scope of the invention should be defined in accordance with the following claims and their equivalents.
Claims
1. A semiconductor device, comprising:
- a buffer layer;
- a first III-N material over the buffer layer;
- a second III-N material over the first III-N material;
- a third III-N material disposed over the second III-N material, the third III-N having less than 1 atomic percent indium;
- an indium aluminum nitride layer over the third III-N, the indium aluminum nitride layer having a stoichiometry of In0.05Al0.95N to In0.30Al0.70N, and a thickness of 1 nanometer to 5 nanometers;
- a cap layer of III-N material disposed over the indium aluminum nitride layer;
- a gate recess extending through the cap layer and the indium aluminum nitride layer in an enhancement mode gallium nitride field effect transistor (GaN FET), wherein the gate recess does not extend through the third III-N;
- a gate dielectric layer disposed over the third III-N in the gate recess; and
- a gate of the enhancement mode GaN FET disposed over the gate dielectric layer in the gate recess.
2. The semiconductor device of claim 1, wherein the third III-N has a stoichiometry of Al0.10Ga0.90N to Al0.30Ga0.70N, and a thickness of 1 nanometer to 5 nanometers.
3. The semiconductor device of claim 1, wherein the indium aluminum nitride layer has a stoichiometry of In0.16Al0.84N to In0.18Al0.82N and a thickness of 3.5 nanometers to 4.5 nanometers.
4. The semiconductor device of claim 1, wherein the cap layer has a stoichiometry of Al0.05Ga0.95N to Al0.30Ga0.70N, and a thickness of 4 nanometers to 20 nanometers.
5. The semiconductor device of claim 1, wherein the gate dielectric layer comprises a material selected from the group consisting of silicon dioxide, silicon nitride, or aluminum oxide.
6. The semiconductor device of claim 1, wherein the gate comprises polysilicon.
7. A semiconductor device, comprising:
- a buffer layer;
- a first GaN layer over the buffer layer;
- a second GaN layer over the first GaN layer;
- a first AlGaN layer disposed over the second GaN layer, the first AlGaN layer having less than 1 atomic percent indium;
- an indium aluminum nitride layer over the AlGaN layer;
- a second AlGaN layer disposed over the indium aluminum nitride layer;
- a gate recess extending through the second AlGaN layer and the indium aluminum nitride layer in an enhancement mode GaN FET, wherein the gate recess does not extend through the first AlGaN layer;
- a gate dielectric layer of the enhancement mode GaN FET disposed over the first AlGaN layer in the gate recess; and
- a gate of the enhancement mode GaN FET disposed over the gate dielectric layer in the gate recess.
8. The semiconductor device of claim 7, further comprising:
- a gate dielectric layer of a depletion mode GaN FET disposed over the second AlGaN layer, the indium aluminum nitride layer and the first AlGaN layer; and
- a gate of the depletion mode GaN FET disposed over the gate dielectric layer of the depletion mode GaN FET.
9. The semiconductor device of claim 8, wherein:
- the gate dielectric layer of the enhancement mode GaN FET and the gate dielectric layer of the depletion mode GaN FET have substantially equal thicknesses and compositions; and
- the gate of the enhancement mode GaN FET and the gate of the depletion mode GaN FET have substantially equal compositions.
10. The semiconductor device of claim 9, wherein the gate dielectric layer of the enhancement mode GaN FET and the gate dielectric layer of the depletion mode GaN FET comprise a material selected from the group consisting of silicon dioxide, silicon nitride, or aluminum oxide.
11. The semiconductor device of claim 10, wherein the gate of the enhancement mode GaN FET and the gate of the depletion mode GaN FET comprise polysilicon.
12: The semiconductor device of claim 7, wherein the first AlGaN layer has a stoichiometry of Al0.10Ga0.90N to Al0.30Ga0.70N, and a thickness of 1 nanometer to 5 nanometers.
13. The semiconductor device of claim 7, wherein the indium aluminum nitride layer has a stoichiometry of In0.16Al0.84N to In0.18Al0.82N and a thickness of 3.5 nanometers to 4.5 nanometers.
14. The semiconductor device of claim 7, wherein the second AlGaN layer has a stoichiometry of Al0.05Ga0.95N to Al0.30Ga0.70N, and a thickness of 4 nanometers to 20 nanometers.
15. A semiconductor device, comprising:
- a buffer layer;
- a first GaN layer over the buffer layer;
- a second GaN layer over the first GaN layer;
- a first AlGaN layer disposed over the second GaN layer, the first AlGaN layer having less than 1 atomic percent indium;
- an indium aluminum nitride layer over the AlGaN layer;
- a second AlGaN layer disposed over the indium aluminum nitride layer;
- a gate recess extending through the second AlGaN layer and the indium aluminum nitride layer in an enhancement mode GaN FET, wherein the gate recess does not extend through the first AlGaN layer;
- a gate dielectric layer of the enhancement mode GaN FET disposed over the first AlGaN layer in the gate recess;
- a gate of the enhancement mode GaN FET disposed over the gate dielectric layer in the gate recess;
- a gate dielectric layer of a depletion mode GaN FET disposed over the second AlGaN layer, the indium aluminum nitride layer and the first AlGaN layer; and
- a gate of the depletion mode GaN FET disposed over the gate dielectric layer of the depletion mode GaN FET.
16. The semiconductor device of claim 15, wherein the first AlGaN layer has a thickness of 1 nanometer to 5 nanometers.
17. The semiconductor device of claim 15, wherein the indium aluminum nitride layer has a thickness of 3.5 nanometers to 4.5 nanometers.
18: The semiconductor device of claim 15, wherein the second AlGaN layer has a thickness of 4 nanometers to 20 nanometers.
19. The semiconductor device of claim 15, wherein:
- the gate dielectric layer of the enhancement mode GaN FET and the gate dielectric layer of the depletion mode GaN FET have substantially equal thicknesses and compositions; and
- the gate of the enhancement mode GaN FET and the gate of the depletion mode GaN FET have substantially equal compositions.
20. The semiconductor device of claim 15, wherein the gate dielectric layer of the enhancement mode GaN FET and the gate dielectric layer of the depletion mode GaN FET comprise aluminum oxide.
Type: Application
Filed: Apr 19, 2021
Publication Date: Aug 5, 2021
Inventors: Qhalid Fareed (Richardson, TX), Naveen Tipirneni (Plano, TX)
Application Number: 17/234,385