SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD OF SEMICONDUCTOR DEVICE
A method of manufacturing a semiconductor device includes: forming a first stack structure; forming first holes penetrating the first stack structure; forming a second stack structure on the first stack structure; forming second holes penetrating the second stack structure; measuring first direction distances between edges of the first holes and edges of the second holes; and correcting a first direction position at which the second holes are to be formed. The second holes may include one of a first shift hole shifted in a positive first direction from a first hole and a second shift hole shifted in a negative first direction from a first hole.
Latest SK hynix Inc. Patents:
The present application is a continuation application of U.S. patent application Ser. No. 16/990,690, filed on Aug. 11, 2020, and claims priority under 35 U.S.C. § 119(a) to Korean patent application number 10-2020-0020586, filed on Feb. 19, 2020, in the Korean Intellectual Property Office, the entire disclosure of which is incorporated herein by reference.
BACKGROUND Technical FieldThe present disclosure generally relates to an electronic device, and more particularly, to a semiconductor device and a manufacturing method of the semiconductor device.
Related ArtA nonvolatile memory device is a memory device in which stored data is maintained even when the supply of power is interrupted. As the improvement of the degree of integration of two-dimensional nonvolatile memory devices with memory cells that are formed over a semiconductor substrate in the form of a single layer has reached the limit, there has been proposed a three-dimensional nonvolatile memory device in which memory cells are formed in a vertical direction over a semiconductor substrate.
The three-dimensional memory device includes interlayer insulating layers and gate electrodes, which are alternately stacked, and channel layers penetrating the interlayer insulating layers and the gate electrodes. Memory cells are stacked along the channel layers. Various structures and manufacturing methods have been developed to improve the operational reliability of the three-dimensional nonvolatile memory device.
SUMMARYIn accordance with an aspect of the present disclosure, there is provided a method of manufacturing a semiconductor device, the method may include: forming a first stack structure; forming first holes penetrating the first stack structure; forming a second stack structure on the first stack structure; forming second holes penetrating the second stack structure; measuring a first direction distance between edges of the first holes and edges of the second holes to calculate a first correction value, positions of the edges of the first holes are exposed through the second holes, respectively; and correcting a first direction position at which the second holes are to be formed by using the first correction value, wherein the second holes include one of a first shift hole shifted in a positive first direction from a first hole and a second shift hole shifted in a negative first direction from a first hole.
In accordance with another aspect of the present disclosure, there is provided a method of manufacturing a semiconductor device, the method including: forming a first stack structure; forming first holes penetrating the first stack structure, by using a first mask including first openings; forming a second stack structure on the first stack structure; forming second holes penetrating the second stack structure, by using a second mask including second openings; measuring first direction distances between edges of the first holes and edges of the second holes to calculate a first correction value, positions of the edges of the first holes are exposed through the second holes, respectively; and correcting a first direction position of the second mask by using the first correction value, wherein the second openings include one of a first shift opening shifted in a positive first direction from a first opening and a second shift opening shifted in a negative first direction from a first opening.
In accordance with still another aspect of the present disclosure, there is provided a semiconductor device including: a first stack structure; a plurality of first holes penetrating the first stack structure; a second stack structure located on the first stack structure; a first shift hole penetrating the second stack structure, the first shift hole being shifted in a positive first direction from a first hole from the plurality of first holes; and a second shift hole penetrating the second stack structure, the second shift hole being shifted in a negative first direction from a first hole from the plurality of first holes.
Examples of embodiments will now be described more fully hereinafter with reference to the accompanying drawings; however, they may be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will convey the scope of the examples of embodiments to those skilled in the art.
In the drawing figures, dimensions may be exaggerated for clarity of illustration. It will be understood that when an element is referred to as being “between” two elements, it can be the only element between the two elements, or one or more intervening elements may also be present. Like reference numerals refer to like elements throughout.
The specific structural or functional description disclosed herein is merely illustrative for the purpose of describing embodiments according to the concept of the present disclosure. The embodiments according to the concept of the present disclosure can be implemented in various forms, and cannot be construed as limited to the embodiments set forth herein.
Embodiments may provide a semiconductor device having a stable structure and improved characteristics, and a manufacturing method of the semiconductor device.
Referring to
The first holes H1 may be arranged in a first direction I and a second direction II intersecting the first direction I. The first holes H1 may expand in a third direction III. The third direction III may be a direction protruding from a plane defined by the first direction I and the second direction II.
Subsequently, a sacrificial layer SC is formed in the first holes H1. The sacrificial layer SC may include a material having a high etch selectivity with respect to the first stack structure ST1, The first stack structure ST1 may include oxide, nitride, etc., and the sacrificial layer SC may include poly-silicon, tungsten, titanium nitride, etc. For example, a penetrating structure may be formed in the first holes H1.
Referring to
After a second mask pattern MP2 is formed on the second stack structure ST2 by using the second mask MK2, the second holes H2 may be formed by etching the second stack structure ST2, using the second mask pattern MP2 as an etch barrier. The second holes H2 may have a tapered section. Each of the second holes H2 may have a first width W1 at a first surface S1, which is greater than a second width W2 at an interface IF. Each of the first holes H1 may have a third width W3 greater than the second width W2 of each of the second holes H2 at the interface IF.
The second holes H2 may include a first shift hole SH1 corresponding to the first shift opening SOP1 and a second shift hole SH2 corresponding to the second shift opening SOP2. The first and second shift holes SH1 and SH2 may be located by reflecting the shifted distances D1 and D2 of the second openings OP2 and a misalignment value of the second mask MK2.
The first shift hole SH1 may be shifted in the positive first direction +I from the first hole H1. Therefore, a first edge E1 of the first hole H1 may be exposed in the positive first direction +I through the first shift hole SH1. The second shift hole SH2 may be shifted in the negative first direction −I from the first hole H1. Therefore, a first edge E1 of the first hole H1 may be exposed in the negative first direction −I through the second shift hole SH2, Accordingly, a position of the first edge E1 at the interface IF can be checked. In particular, positions of the first edges E1 in the positive first direction +I and the negative first direction −I may be checked. In an embodiment, positions of the first edges E1 in the positive first direction +I and the negative first direction −I may be checked through the respective second holes H2. In an embodiment, positions of the first edges E1 in the positive first direction +I and the negative first direction −I may be checked through the respective second openings OP2.
Although not shown in the drawings, the second holes H2 may further include a non-shift hole corresponding to the non-shift opening. The non-shift hole may be located by reflecting the misalignment value of the second mask MK2.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Correction value=(X2−X1)/2 Equation 1
According to the manufacturing method described above, shifted second holes H2 are formed by using a second mask MK2 including the second openings OP2 shifted in the positive first direction +I and the negative first direction −I. Thus, edges of the first holes H1 can be exposed through the shifted second holes H2, and an overlapping degree between the first holes H1 and the second holes H2 can be finely measured. Further; the position of the second mask MK2 to be used in the next lot is corrected based on the measurement result, so that the overlapping degree between the first holes H1 and the second holes H2 in the first direction can be increased.
Meanwhile, the first stack structure ST1, the second stack structure ST2, the first holes H1, and the second holes H2 may correspond to a monitoring pattern. The monitoring pattern may have a structure similar to a main structure such as a cell stack structure including stacked memory cells or an interlayer insulating layer including an interconnection structure including a line, a contact plug, and the like. When the cell stack structure or the interlayer insulating layer is formed, the first stack structure ST1 and the second stack structure ST2 may be formed together with the cell stack structure or the interlayer insulating layer. When a channel hole or contact hole is formed, the first and second holes H1 and H2 may be formed together with the channel hole or contact hole.
When a main pattern and a monitoring pattern are formed together, a mask used to form the monitoring pattern and a mask used to form the main pattern are similarly misaligned. Therefore, a correction value with respect to the monitoring pattern may be calculated, and the calculated correction value may be applied to the main pattern. The position of a channel hole or contact hole formed in the next lot may be corrected by using a correction value measured through the second holes H2. That is, the overlapping degree of the main structure in the first direction can be increased by using the monitoring pattern,
First, a first stack structure ST1 and first holes H1 penetrating the first stack structure ST1 are formed (S50). Subsequently, a second stack structure ST2 is formed (S51).
Subsequently, a second mask pattern MP2 is formed on the second stack structure ST2. The second mask pattern MP2 may be formed by exposing and developing a mask layer, using a second mask MK2. In addition, a first overlapping degree of the second mask pattern MP2 may be measured by using an alignment key located in a scribe lane region (S52).
Subsequently, the second stack structure ST2 is etched by using the second mask pattern MP2 as an etch barrier, so that second holes H2 are formed (S53). Subsequently, a second overlapping degree of the second holes H2 and the first holes H1 may be measured (554). A distance between an edge of the second holes H2 and an edge of the first holes H1 may be measured through the second holes H2.
Subsequently, a position correction value of the second mask MK2 is calculated (555), The correction value may be calculated based on a second overlapping degree, or be calculated by considering both the first overlapping degree and the second overlapping degree, Subsequently, a subsequent process such as a process of forming a penetrating structure in the first and second holes H1 and H2 is performed. The penetrating structure may be a channel structure, a contact plug, a line, an electrode, etc.
Subsequently, it is checked whether a corresponding lot is the last lot (S56). When the corresponding lot is the last lot (S56, Yes), a manufacturing process is ended. When the corresponding lot is not the last lot (S56, No), a process of a next lot is newly started. In addition, when the second holes H2 are formed in the next lot (S53), the correction value calculated above is applied. A correction value calculated from a monitoring pattern may be equally applied to a main pattern.
Referring to
The first cell stack structure CST1 may include first conductive layers 11 and first insulating layers 12, which are alternately stacked. The first conductive layers 11 and the first insulating layers 12 may be stacked along a third direction III. The first conductive layers 11 may be gate electrodes of a select transistor, a memory cell, and the like. The first conductive layers 11 may include a conductive material such as poly-silicon, tungsten, or metal. The first insulating layers 12 are used to insulate the stacked first conductive layers 11 from each other, and may include an insulating material such as oxide or nitride. At least one lowermost conductive layer among the first conductive layers 11 may be a first select line, and the other first conductive layers 11 may be word lines. The first select line may be a source select line or a drain select line.
The first cell stack structure CST1 and the second cell stack structure CST2 may be stacked along the third direction III, The second cell stack structure CST2 may be located on the top or bottom of the first cell stack structure CST1. The second cell stack structure CST2 may include second conductive layers 13 and the second insulating layers 14, which are alternately stacked. The second conductive layers 13 may be gate electrodes of a select transistor, a memory cell, and the like. The second conductive layers 13 may include a conductive material such as poly-silicon, tungsten, or metal. The second insulating layers 14 are used to insulate the stacked second conductive layers 13 from each other; and may include an insulating material such as oxide or nitride. At least one uppermost conductive layer among the second conductive layers 13 may be a second select line, and the other second conductive layers 13 may be word lines. The second select line may be a drain select line or a source select line.
The first cell stack structure CST1 may include first channel holes CHL1, and the second cell stack structure CST2 may include second channel holes CHL2. The second channel holes CHL2 may be respectively connected to the first channel holes CHL1. The first channel holes CHL1 may be adjacent to each other in a first direction I, and each of the first channel holes CHL1 may expand in the third direction III. The third direction III may be a stacking direction of the first and second cell stack structures CST1 and CST2. The third direction III may be a direction protruding from a first surface S1 or an interface IF.
Each of the first and second channel holes CHL1 and CHL2 may have a tapered section. At the interface IF between the first cell stack structure CST1 and the second cell stack structure CST2, the first channel hole CHL1 may have a width greater than that of the second channel hole CHL2.
The channel structure CH may penetrate the first cell stack structure CST1 and the second cell stack structure CST2. The channel structure CH may be adjacent to each other in the first direction I, and each of the channel structures CH may expand in the third direction III. The channel structure CH may be formed in the first channel hole CHL1 penetrating the first cell stack structure CST1 and the second channel hole CHL2 penetrating the second cell stack structure CST2. One channel structure CH may be formed in the second channel hole CHL2 and the first channel hole CHL1, which are connected to each other.
The channel structure CH may include a channel layer 16, and further include at least one of a memory layer 15, a gap fill layer 17, and a pad 18. The channel layer 16 is a region in which a channel of a select transistor, a memory cell or the like is formed, and may include a semiconductor material such as silicon (Si) or germanium (Ge) or include a nano structure material such as nano dots, nano tubes, or graphene. The memory layer 15 may include at least one of a tunnel insulating layer, a data storage layer, and a blocking layer. The data storage layer may be used as a substantial data storage, and include a floating gate, a charge trap material, poly-silicon, nitride, a variable resistance material, a phase change material, etc. The gap fill layer 17 may be formed in the channel layer 16, and include oxide, etc. The pad 18 may be connected to the channel layer 16, and include a conductive material. The channel layer 16 may be connected to a line such as a bit line or a source line through the pad 18.
According to this structure, a select transistor, a memory cells, and the like may be located in regions in which first and second conductive layers 11 and 13 intersect with the channel structure CH, Select transistors and memory cells, which share the channel structure CH, may constitute one memory string. For example, the memory string may include at least one first select transistor, memory cells, and at least one second select transistor.
Referring to
Referring to
Each of the first and second channel holes CHL1 and CHL2 may expand in a fourth direction IV. The fourth direction IV may be a direction protruding from the first surface S1 or the interface IF. The fourth direction IV may be a direction intersecting the third direction III. In addition, an axis AX1 of the first channel hole CHL1 and an axis AX2 of the second channel hole CHL2 may be dislocated.
A degree to which a first edge E1 of the first channel hole CHL1 and a third edge E3 of the second channel hole CHL2 are dislocated in the first direction I is greater than that to which the first edge E1 of the first channel hole CHL1 and a second edge E2 of the second channel hole CHL2 are dislocated in the first direction I. Therefore, although the first edge E1 and the second edge E2 are aligned in the third direction III, the first edge E1 and the third edge E3 may be misaligned at the interface IF.
Thus, in order to improve an overlapping degree, the alignment of the third edge E3 and the first edge E1 is to be improved in addition to the alignment of the second edge E2 and the first edge E1. In a manufacturing method of the semiconductor device in accordance with the embodiment of the present disclosure, alignment of the first channel holes CHL1 and the second channel holes CHL2 is monitored by using the monitoring pattern described with reference to
When the first and second cell stack structures CST1 and CST2 and the first and second channel holes CHL1 and CHL2 are formed, a monitoring pattern is formed, which has a structure similar to that of the first and second cell stack structures CST1 and CST2 and the first and second channel holes CHL1 and CHL2. The monitoring pattern may include first and second stack structures corresponding to the first and second cell stack structures CST1 and CST2, include first and second holes corresponding to the first and second channel holes CHL1 and CHL2, and include a penetrating structure corresponding to the channel structure CH. Thus, the alignment of the first channel holes CHL1 and the second channel hole CHL2 can be monitored through the monitoring pattern, and the overlapping degree can be improved.
Referring to
The first stack structure ST1 may include first material layers 21 and second material layers 22, which are alternately stacked. The first material layers 21 may include a material having a high etch selectivity with respective to the second material layers 22. In an example, the first material layers 21 may include a sacrificial material such as nitride, and the second material layers 22 may include an insulating material such as oxide. In another example, the first material layers may include a conductive material such as poly-silicon or tungsten, and the second material layers 22 may include an insulating material such as oxide.
The first stack structure ST1 may include first holes H1. The first hole H1 may have the substantially same width at an interface IF and a second surface S2, or have a width at the interface IF, which is greater than that at the second surface S2. The first hole H1 may have a tapered section.
The second stack structure ST2 may be located on the top of the first stack structure ST1. The second stack structure ST2 may include third material layers 23 and fourth material layers 24, which are alternately stacked. The third material layers 23 may include a material having a high etch selectivity with respect to the fourth material layers 24. In an example, the third material layers 23 may include a sacrificial material such as nitride, and the fourth material layers 24 may include an insulating material such as oxide. In another example, the third material layers 23 may include a conductive material such as poly-silicon or tungsten, and the fourth material layers 24 may include an insulating material such as oxide.
The second stack structure ST2 may include second holes H2, The second hole H2 may have the substantially same width at a first surface S1 and the interface IF, or have a width at the first surface S1, which is greater than that at the interface IF, The second hole H2 may have a tapered section. At the interface IF between the first stack structure ST1 and the second stack structure ST2, the first hole H1 may have a width greater than that of the second hole H2.
The second holes H2 may include a first shift hole SH1 and a second shift hole SH2, which are shifted in different directions with respect to the first holes H1. The first shift hole SH1 may be shifted in a positive first direction +I from the first hole H1. The second shift hole SH2 may be shifted in a negative first direction −I from the first hole H1.
The penetrating structure PS1 may penetrate the first stack structure ST1 and the second stack structure ST2. The penetrating structure PS1 may be formed in the first hole H1 and the second hole H2. The penetrating structure PS1 may include a dummy channel layer 26, and further include at least one of a dummy memory layer 25, a dummy gap fill layer 27, and a dummy pad 28.
The penetrating structure PS1 may have a structure similar to that of the channel structure CH described with reference to
Although not shown in the drawing, a main structure corresponding to the monitoring pattern described with reference to
Referring to
The second holes H2 may include a first shift hole SH1 and a second hole SH2, which are shifted in different directions with respect to the first holes H1. The first shift hole SH1 may be shifted in the positive first direction +I from the first hole H1. The second shift hole SH2 may be shifted in the negative first direction −I from the first hole H1. However, a distance by which the first shift hole SH1 is shifted and a distance by which the second shift hole SH2 is shifted may be different from each other.
Referring to
Although not shown in the drawing, a main structure corresponding to the monitoring pattern described with reference to
Referring to
The penetrating structure PS3 may penetrate the first stack structure ST1 and the second structure ST2, and be formed in first and second holes H1 and H2. The penetrating structure PS3′ may penetrate the second stack structure ST2, and be formed in the second hole H2. A sacrificial layer SC may be formed in a first hole H1 corresponding to the penetrating structure PS3′.
The second holes H2 may include a first shift hole SH1 and a second shift hole SH2, which are shifted in different directions or are shifted in the same direction.
Referring to
Although not shown in the drawing, a main structure corresponding to the monitoring pattern described with reference to
Referring to
When a plurality of chips CHIP are formed on a wafer, a scribe lane region SB may be defined between the chips CHIP, The scribe lane region SB may be a cutting region for cutting the plurality of chips CHIP formed on the wafer into individual chips CHIP. An alignment key used in a manufacturing process may be located in the scribe lane region SB. Although the alignment key is removed in the cutting process, the monitoring pattern formed in the chip CHIP may remain.
Referring to
The first material layers 31 and 41 may include a material having a high etch selectivity with respect to the second material layers 32 and 42. In an example, the first material layers 31 and 41 may include a sacrificial material such as nitride, and the second material layers 32 and 42 may include an insulating material such as oxide. In another example, the first material layers 31 and 41 may include a conductive material such as poly-silicon or tungsten, and the second material layers 32 and 42 may include an insulating material such as oxide.
Subsequently, first holes H1 are formed, which penetrate the first stack structure ST1. The first holes H1 may be formed by using a first mask 51 including first openings OP1. The first mask 51 may be a photo mask. The first openings OP1 may be arranged in a first direction I and a second direction II intersecting the first direction I. In addition, first openings OP1 adjacent in the first direction I may be arranged to be staggered in the second direction, or first openings OP1 adjacent in the second direction II may be arranged to be staggered in the first direction I. The first holes H1 may be located corresponding to the first openings OP1.
First channel holes CHL1 may be formed, which penetrate the first cell stack structure CST1 when the first holes H1 are formed. The first channel holes CHL1 may be formed by using a mask having the same shape as the first mask 51. Therefore, the arrangement, sectional shape, tilt angle, etc, of the first channel holes CHL1 may be substantially equal to those of the first holes H1.
Referring to
Subsequently, a second stack structure ST2 is formed on the first stack structure ST1. The second stack structure ST2 may include third material layers 33 and fourth material layers 34, which are alternately stacked, A second cell stack structure CST2 is formed on the first cell stack structure CST1. The second cell stack structure CST2 may include third material layers 43 and fourth material layers 44, which are alternately stacked. The third material layers 43 may be formed when the third material layers 33 are formed, and the fourth material layers 44 may be formed when the fourth material layers 34 are formed.
The third material layers 33 and 34 may include a material having a high etch selectivity with respect to the fourth material layers 34 and 44. In an example, the third material layers 33 and 43 may include a sacrificial material such as nitride, and the fourth material layers 34 and 44 may include an insulating material such as oxide. In another example, the third material layers 33 and 43 may include a conductive material such as poly-silicon or tungsten, and the fourth material layers 34 and 44 may include an insulating material such as oxide.
Subsequently, second holes H2 are formed, which penetrate the second stack structure ST2. The second holes H2 may be formed by using a second mask 52 including second openings OP2. The second mask 52 may be a photo mask. The second openings OP2 may be located corresponding to the first openings OP1. The second openings OP2 may include first shift openings SOP1 shifted by a first distance D1 in a positive first direction +I and second shift openings SOP2 shifted by the first distance D1 in a negative first direction −I. The second openings OP2 may include third shift openings SOP3 shifted by a second distance D2 in a positive second direction +II and fourth shift openings SOP4 shifted by the second distance D2 in a negative second direction −II. The second openings OP2 may include the first shift openings SOP1, the second shift openings SOP2, the third shift openings SOP3, and the fourth shift openings SOP4. The first distance D1 and the second distance D2 may have the substantially same value, or have different values. Also, the second openings OP2 may further include non-shift openings NOP aligned with the first openings OP1.
The first shift openings SOP1, the second shift openings SOP2, the third shift openings SOP3, the fourth shift openings SOP4, and the non-shift openings NOP may be arranged in various forms. In this embodiment, a case where the non-shift openings SOP1 are arranged in a cross form has been illustrated. The first shift openings SOP1 and the second shift openings SOP2 may be located to face each other in an oblique direction, and the third shift openings SOP3 and the fourth shift openings SOP4 may be located to face each other in an oblique direction. However, the arrangement form and sequence of the second openings OP2 are not limited thereto, and may be variously changed.
The second holes H2 may be located corresponding to the second openings OP2. The second hole H2 may include first shift holes SH1 shifted in the positive first direction +I, second shift holes SH2 shifted in the negative first direction −I, third shift holes SH3 shifted in a positive second direction +II, and fourth shift holes SH4 shifted in a negative second direction −II. The second holes H2 may further include non-shift holes NSH aligned with the first holes H1. In addition, due to misalignment of the second mask 52, the second holes H2 may be entirely formed to be shifted in the positive first direction +I, the negative first direction −I, the positive second direction +II, or the negative second direction −II.
When the second holes H2 are formed, second channel holes CHL2 may be formed, which penetrate the second cell stack structure CST2. The second channel holes CHL2 may be formed by using a third mask having the substantially same shape as the first mask 51. Unlike the second mask 52, the third mask does not any shift opening, and therefore, target positions of the second channel holes CHL2 are aligned with the first channel holes CHL1. However, when the third mask is misaligned, the second channel holes CHL2 may be entirely misaligned.
Since the second channel holes CHL2 are formed when the second holes H2 are formed, the second mask 52 is misaligned by misalignment of the third mask. Therefore, each of the second channel holes CHL and the second holes H2 may be formed to be shifted by the substantially same distance from the target position thereof.
Subsequently, a distance between an edge of the first hole H1 and an edge of the second hole H2 is measured through the second holes H2. A first direction distance X1 between a bottom surface edge of the first shift hole SH1 and a top surface edge of the first hole H1 may be measured through the first shift hole SH1. A first direction distance X2 between a bottom surface edge of the second shift hole SH2 and a top surface edge of the first hole H1 may be measured through the second shift hole SH2. A second direction distance X3 between a bottom surface edge of the third shift hole SH3 and a top surface edge of the first hole H1 may be measured through the third shift hole SH3. A second direction distance X4 between a bottom surface edge of the fourth shift hole SH4 and a top surface edge of the first hole H1 may be measured through the fourth shift hole SH4.
Subsequently, a position correction value of the second mask 52 is calculated by using a measurement result. A correction value (i.e., first direction correction value) may be calculated by using the first direction distance X1 and the first direction distance X2. A correction value (i.e., second direction correction value) may be calculated by using the second direction distance X3 and the second direction distance X4. In an embodiment, the second direction correction value may be (X4−X3)/2.
Referring to
Subsequently, a channel structure CH is formed in the first channel holes CHL1 and second channel holes CHL2. The channel structure CH may include a memory layer 46, a channel layer 47, a gap fill layer 48, and a pad 49. When the channel structure CH is formed, a penetrating structure PS may be formed in the first holes H1 and the second holes H2. The penetrating structure PS may be a dummy channel structure, and include a dummy memory layer 36, a dummy channel layer 37, a dummy gap fill layer 38, and a dummy pad 39.
Subsequently, the first material layers 41 of the first cell stack structure CST1 and the third materials layers 43 of the second cell stack structure CST2 may be replaced with fifth material layers 61. When the first and third material layers 41 and 43 include a sacrificial material and the second and fourth materials layers 42 and 44 include an insulating material, the first and third material layers 41 and 43 may be replaced with conductive layers. When the first and third material layers 41 and 43 include a conductive material and the second and fourth materials layers 42 and 44 include an insulating material, the first and third material layers 41 and 43 may be silicided.
When the first and third material layers 41 and 43 are replaced with the fifth material layers 61, the first material layers 31 and the third material layers 33 may remain as they are. Alternatively, the first material layers 31 of the first stack structure ST1 and the third material layers 33 of the second stack structure ST2 may also be replaced with the fifth material layers 61.
According to the manufacturing method described above, when the cell stack structures CST1 and CST2 and the channel structure CH are formed, a monitoring pattern is formed together with the cell stack structures CST1 and CST2 and the channel structure CH. Thus, a position correction value of the second mask 52 can be calculated through the monitoring pattern. The position correction value can be applied to a manufacturing process of a next lot, and positions of the second mask 52 and the third mask, which are used in the next lot, can be corrected. Accordingly, the overlapping degree between the first channel holes CHL1 and the second channel holes CHL2 can be improved in the manufacturing process of the next lot.
Referring to
Referring to
The first shift openings SOP1, the second shift openings SOP2, the third shift openings SOP3, the fourth shift openings SOP4, and the non-shift openings NOP may be arranged in various forms. The first shift openings SOP1, the second shift openings SOP2, the third shift openings SOP3, the fourth shift openings SOP4, and the non-shift openings NOP may be arranged in the second direction II. Although a case where the fourth shift openings SOP4, the second shift openings SOP2, the non-shift openings NOP, the first shift openings SOP1, and the third shift openings SOP3 are sequentially arranged has been illustrated in this embodiment, the present disclosure is not limited thereto. The arrangement form and sequence of the second openings OP2 may be variously changed.
The second holes H2 may be located corresponding to the second openings OP2, The second hole H2 may include first shift holes SH1 shifted in the positive first direction +I, second shift holes SH2 shifted in the negative first direction −I, third shift holes SH3 shifted in a positive second direction +II, and fourth shift holes SH4 shifted in a negative second direction −II. The second holes H2 may further include non-shift holes NSH aligned with the first holes H1. In addition, due to misalignment of the second mask 72, the second holes H2 may be entirely formed to be shifted in the positive first direction +I, the negative first direction −I, the positive second direction +II, or the negative second direction −II.
Referring to
Referring to
The first shift openings SOP1, the second shift openings SOP2, the third shift openings SOP3, the fourth shift openings SOP4, and the non-shift openings NOP may be arranged in various forms. The first shift openings SOP1, the second shift openings SOP2, the third shift openings SOP3, the fourth shift openings SOP4, and the non-shift openings NOP may be arranged in the first direction I. Although a case where the second shift openings SOP2, the third shift openings SOP3, the non-shift openings NOP, the fourth shift openings SOP4, and the first shift openings SOP1 are sequentially arranged has been illustrated in this embodiment, the present disclosure is not limited thereto. The arrangement form and sequence of the second openings OP2 may be variously changed.
The second holes H2 may be located corresponding to the second openings OP2. The second hole H2 may include first shift holes SH1 shifted in the positive first direction +I, second shift holes SH2 shifted in the negative first direction −I, third shift holes SH3 shifted in a positive second direction +II, and fourth shift holes SH4 shifted in a negative second direction −II. The second holes H2 may further include non-shift holes NSH aligned with the first holes H1. In addition, due to misalignment of the second mask 82, the second holes H2 may be entirely formed to be shifted in the positive first direction +I, the negative first direction −I, the positive second direction +II, or the negative second direction −II.
Referring to
The memory device 1200 is used to store data information having various data formats such as texts, graphics, and software codes. The memory device 1200 may be a nonvolatile memory. Also, the memory device 1200 may have the structures described with reference to
The controller 1100 is connected to a host and the memory device 1200, and accesses the memory device 1200 in response to a request from the host. For example, the controller 1100 is configured to control reading, writing, erasing, and background operations of the memory device 1200.
The controller 1100 includes a random access memory (RAM) 1110, a central processing unit (CPU) 1120, a host interface 1130, an error correction code (ECC) circuit 1140, a memory interface 1150, and the like.
The RAM 1110 may be used as a working memory of the CPU 1120, a cache memory between the memory device 1200 and the host, and a buffer memory between the memory device 1200 and the host. The RAM 1110 may be replaced with a static random access memory (SRAM), a read only memory (ROM), etc.
The CPU 1120 controls overall operations of the controller 1100. For example, the CPU 1120 is configured to operate firmware such as a flash translation layer (FTL) stored in the RAM 1110.
The host interface 1130 is configured to interface with the host. For example, the controller 1100 communicates with the host using at least one of a variety of interface protocols, such as a universal serial bus (USB) protocol, a multimedia card (MMC) protocol, a peripheral component interconnection (PCI) protocol, a PCI-Express (PCI-E) protocol, an advanced technology attachment (ATA) protocol, a Serial-ATA protocol, a Parallel-ATA protocol, a small computer small interface (SCSI) protocol, an enhanced small disk interface (ESDI) protocol, an integrated drive electronics (IDE) protocol, and a private protocol.
The ECC circuit 1140 is configured to detect and correct an error included in data that is read from the memory device 1200, using an error correction code (ECC).
The memory interface 1150 may be configured to interface with the memory device 1200. For example, the memory interface 1150 includes an NAND interface or NOR interface.
The controller 1100 may further include a buffer memory (not shown) for temporarily storing data. The buffer memory may be used to temporarily store data transferred to the outside through the host interface 1130 or data transferred from the memory device 1200 through the memory interface 1150. The controller 1100 may further include a ROM that stores code data for interfacing with the host.
As described above, the memory system 1000 in accordance with the embodiment of the present disclosure includes the memory device 1200 having an improved degree of integration and improved characteristics, and thus the degree of integration and characteristics of the memory system 1000 can be improved,
Referring to
The memory device 1200′ may be a nonvolatile memory. Also, the memory device 1200′ may have the structures described with reference to
The memory device 1200′ may be a multi-chip package including a plurality of memory chips. The plurality of memory chips are divided into a plurality of groups, which are configured to communicate with the controller 1100 over first to kth channels (CH1 to CHk). In addition, memory chips included in one group may be configured to communicate with the controller 1100 over a common channel. For reference, the memory system 1000′ may be modified such that one memory chip is connected to one channel.
As described above, the memory system 1000′ in accordance with the embodiment of the present disclosure includes the memory device 1200′ having an improved degree of integration and improved characteristics, and thus the degree of integration and characteristics of the memory system 1000′ can be improved. Particularly, the memory device 1200′ is configured as a multi-chip package, so that the data storage capacity of the memory system 1000′ can be increased, and the operation speed of the memory system 1000′ can be improved.
Referring to
The memory device 2100 stores data provided through the user interface 2400, data processed by the CPU 2200, and the like. In addition, the memory device 2100 is electrically connected to the CPU 2200, the RAM 2300, the user interface 2400, the power supply 2500, and the like through the system bus 2600. For example, the memory device 2100 may be connected to the system bus 2600 through a controller (not shown) or directly. When the memory device 2100 is directly connected to the system bus 2600, a function of the controller may be performed by the CPU 2200, the RAM 2300, etc.
The memory device 2100 may be a nonvolatile memory. The memory device 2100 may have the structures described with reference to
The memory device 2100 may be a multi-chip package including a plurality of memory chips as described with reference to
The computing system 2000 configured as described above may be a computer, an ultra-mobile PC (UMPC), a workstation, a netbook, a personal digital assistant (PDA), a portable computer; a web tablet, a wireless phone, a mobile phone, a smartphone, an e-book, a portable multimedia player (PMP), a portable game console, a navigation device, a black box, a digital camera, a 3-dimensional television, a digital audio recorder, a digital audio player, a digital picture recorder, a digital picture player, a digital video recorder, a digital video player, a device for communicating information in a wireless environment, one of a variety of electronic devices constituting a home network, one of a variety of electronic devices constituting a computer network, one of a variety of electronic devices constituting a telematics network, an RFID device, etc.
As described above, the computing system 2000 in accordance with the embodiment of the present disclosure includes the memory device 2100 having an improved degree of integration and improved characteristics, and thus characteristics of the computing system 2000 can also be improved.
Referring to
The operating system 3200 may manage software resources, hardware resources, etc. of the computing system 3000, and control program execution of a central processing unit. The application 3100 is one of a variety of application programs running on the computing system 3000, and may be a utility executed by the operating system 3200.
The file system 3300 means a logical structure for managing data, files, etc. in the computing system 3000, and organizes the data or files stored in the memory device 3500 according to a rule. The file system 3300 may be determined depending on the operating system 3200 used in the computing system 3000. For example, when the operating system 3200 is one of Windows operating systems of Microsoft, the file system 3300 may be a file allocation table (FAT) or a NT file system (NTFS). When the operating system 3200 is one of Unix/Linux operating systems, the file system 3300 may be an extended file system (EXT), a Unix file system (UFS), or a journaling file system (JFS).
In this drawing, the operating system 3200, the application 3100, and the file system 3300 are shown as individual blocks. However, the application 3100 and the file system 3300 may be included in the operating system 3200.
The translation layer 3400 translates an address into a form suitable for the memory device 3500 in response to a request from the file system 3300, For example, the translation layer 3400 translates a logical address generated by the file system 3300 into a physical address of the memory device 3500. Mapping information between the logical address and the physical address may be stored as an address translation table. For example, the translation layer 3400 may be a flash translation layer (FTL), a universal flash storage link layer (ULL), etc.
The memory device 3500 may be a nonvolatile memory. The memory device 3500 may have the structures described with reference to
The computing system 3000 configured as described above may be divided into an operating system layer performed in an upper level region and a controller layer performed in a lower level region. The application 3100, the operating system 3200, and the file system 3300 are included in the operating system layer, and may be driven by a working memory of the computing system 3000. In addition, the translation layer 3400 may be included in the operating system layer or the controller layer.
As described above, the computing system 3000 in accordance with the embodiment of the present disclosure includes the memory device 3500 having an improved degree of integration and improved characteristics, and thus characteristics of the computing system 3000 can also be improved.
In accordance with the present disclosure, there can be provided a semiconductor device having a stable structure and improved reliability. Further, when the semiconductor device is manufactured, the level of difficulty of processes can be lowered, manufacturing procedures can be simplified, and manufacturing cost can be reduced.
The embodiments of the present disclosure have been described in the drawings and specification. Although specific terminologies are used here, this terminology is only to explain the embodiments of the present disclosure. Therefore, the present disclosure is not restricted to the above-described embodiments and many variations are possible within the spirit and scope of the present disclosure. It should be apparent to those skilled in the art that various modifications can be made on the basis of the technological scope of the present disclosure in addition to the embodiments disclosed herein.
So far as not being differently defined, all terms used herein including technical or scientific terminologies have meanings that they are commonly understood by those skilled in the art to which the present disclosure pertains. The terms having the definitions as defined in the dictionary should be understood such that they have meanings consistent with the context of the related technique. So far as not being clearly defined in this application, terms should not be understood in an ideally or excessively formal way.
Claims
1. A semiconductor device comprising:
- a first stack structure;
- a plurality of first holes penetrating the first stack structure;
- a second stack structure located on the first stack structure;
- a first shift hole penetrating the second stack structure, the first shift hole being shifted in a positive first direction from a first hole among the plurality of first holes; and
- a second shift hole penetrating the second stack structure, the second shift hole being shifted in a negative first direction from a first hole among the plurality of first holes.
2. The semiconductor device of claim 1, further comprising:
- a third shift hole penetrating the second stack structure, the third shift hole being shifted in a positive second direction from a first hole among the plurality of first holes; and
- a fourth shift hole penetrating the second stack structure, the fourth shift hole being shifted in a negative second direction from a first hole among the plurality of first holes.
3. The semiconductor device of claim 1, further comprising a non-shift hole penetrating the second stack structure, the non-shift hole being aligned with a first hole among the plurality of first holes.
4. The semiconductor device of claim 1, further comprising:
- a first cell stack structure;
- first channel structures penetrating the first cell stack structure;
- a second cell structure on the first cell stack structure; and
- second channel structures penetrating the second cell structure.
Type: Application
Filed: Sep 30, 2022
Publication Date: Jan 26, 2023
Applicant: SK hynix Inc. (Icheon-si Gyeonggi-do)
Inventor: Young Rok KIM (Icheon-si Gyeonggi-do)
Application Number: 17/957,745