Rail-to-rail delay line for time analog-to-digital converters
A time-analog-to-digital converter (TAD) utilizes a time-to-digital approach for analog-to-digital conversion. The TAD includes two voltage-to-delay converters (VDCs), e.g., CMOS inverter chains, in order to increase the dynamic range of the TAD. Each VDC can handle a different range of input voltages. Comparators compare the input signal voltage to reference voltages corresponding to the different ranges of input voltage and a selector selects one of the VDC line outputs based on the range in which the input signal lies. A filter estimates the input signal voltage from a delay signal from the selected output.
Latest Qualcomm Incorporated Patents:
- Techniques for intelligent reflecting surface (IRS) position determination in IRS aided positioning
- Space vehicle geometry based machine learning for measurement error detection and classification
- Signal modification for control channel physical layer security
- Techniques for collecting sidelink channel feedback from a receiving UE
- Broadcast of sidelink resource indication
Time-to-digital converters (TDCs) are digital circuits that measure the delay of a pulse signal and convert this delay directly into a digital signal. TDCs are widely used in precision time measurement instruments. TDCs may be produced using CMOS (Complementary Metal Oxide Semiconductor) processes, which are becoming increasingly prevalent in the semiconductor industry.
A time-analog-to-digital converter (TAD) is an analog-to-digital converter (ADC) that is implemented using time-to-digital conversion techniques. In one type of TAD, a variable delay is first extracted from the input signal, and this delay is then measured (digitized) by digital elements. The digital elements include a chain of delay units (DUs), which form a delay line. The DUs may be, e.g., CMOS inverters. This approach differs from conventional ADCs in that the entrance of the input signal is to a sampling stage and no analog devices are used.
In one type of TAD, the input signal is connected to the positive supply terminal, Vdd, of the inverters. A clocked pulse is applied to the gate of the first inverter in the delay line in order to obtain variable delays on the input pulse through the Vdd terminal, where the input signal is connected. After the signal dependent delay on the output pulse is obtained, the delay is digitized using a time-to-digital approach. Because no sample-and-hold circuit is needed, an all-digital design is possible. However, the input signal range to be digitized is limited due to the threshold values of devices in the delay line. Input voltages at the Vdd terminal lower than the threshold voltages of the PMOS and NMOS devices in the DUs (inverters) create a dead region in the conversion.
SUMMARYIn an embodiment, a TAD utilizes a time-to-digital approach for analog-to-digital conversion. The TAD includes two delay lines which may include, e.g., CMOS inverter chains. Each delay line is connected to two supply lines. The supply lines for one delay line are connected to a higher potential supply line, e.g., Vdd, and the input signal voltage, respectively, and the supply lines of the other delay line are connected to the input signal voltage and a lower potential supply line, e.g., Vgnd, respectively. Each delay line is used to handle a different range of input voltages, thereby increasing the dynamic range of the TAD.
Each delay line may include a buffer between the chain of inverters and its output. Comparators may be used to compare the input signal to a first threshold voltage corresponding to a first range of input signal voltages and to a second threshold voltage corresponding to a second range of input signal voltages.
A clocked pulse is applied to each delay line, each delay line producing a signal dependent delay signal at its output. A selector selects the delay signal from the output from one of the delay lines based on the range of voltages in which the input signal lies. A filter then estimates the input signal voltage from the delay signal from the selected delay line output.
As described above, one type of TAD utilizes a delay line including a chain of DUs, e.g., CMOS inverters. In operation the delay time between the input pulse and the output pulse is modulated by the input signal voltage. The number of DUs in the chain through which the input pulse passes within a sampling (integration) time is then output as conversion data.
One drawback of this TAD occurs when the input signal is lower than the threshold voltages of the PMOS and NMOS devices in the inverter cells. An Hspice simulation was performed for the circuit 100 shown in
The results of the simulation are shown in
A buffer (e.g., two inverters in series) with a regular supply voltage of 2.6V was added to the output to extract meaningful delay information for input signals from 0.8V to 2.6V, as shown in
In an embodiment, the dynamic range of the TAD is improved by adding an additional VDC circuit. In one VDC the input signal replaces the positive supply voltage (Vdd), as shown in
As shown in
The TAD may be used as an alternative to standard ADCs in a variety of applications.
A number of embodiments have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the invention. Accordingly, other embodiments are within the scope of the following claims.
Claims
1. A time-analog-to-digital converter (TAD) comprising:
- a first delay line coupled to an input signal voltage and having a first output;
- a second delay line coupled to the input signal voltage and having a second output;
- a selector to select the first output for a first range of input signal voltages and to select the second output for a second range of input signal voltages; and
- a filter to estimate the input signal voltage from a delay signal from the selected output.
2. The TAD of claim 1, wherein the first delay line comprises a first chain of inverters, and
- wherein the second delay line comprises a second chain of inverters.
3. The TAD of claim 2, wherein the first delay line includes a buffer between the first chain of inverters and the first output, and
- wherein the second delay line includes a buffer between the second chain of inverters and the second output.
4. The TAD of claim 2, wherein the first chain of inverters are coupled between a first supply line and a second supply line,
- wherein the second chain of inverters is coupled between a third supply line and a fourth supply line,
- wherein the second supply line and the third supply line are coupled to the input signal voltage,
- wherein the first supply line is coupled to a first supply voltage and the fourth supply line is coupled to a second supply voltage, and
- wherein the first supply voltage has a higher potential than the fourth supply voltage.
5. The TAD of claim 1, wherein the first supply voltage comprises Vdd.
6. The TAD of claim 1, wherein the second supply voltage comprises Vgnd.
7. The TAD of claim 1, wherein the selector comprises:
- a first comparator to compare the input voltage signal to a first reference voltage; and
- a second comparator to compare the input voltage signal to a second reference voltage.
8. The TAD of claim 7, wherein the first reference voltage corresponds to an endpoint of the first range of input signal voltages, and
- wherein the second reference voltage corresponds to an endpoint of the second range of input signal voltages.
5396247 | March 7, 1995 | Watanabe et al. |
6653964 | November 25, 2003 | Mizuno et al. |
6850178 | February 1, 2005 | Watanabe |
6958721 | October 25, 2005 | Vincent et al. |
- Watanabe, Takamot:An All-Digital Analog-to-Digital Converter With 12-μ V/LSB Using Moving-Average Filtering: IEEE Journal of Solid-State Circuits, vol. 38, No. 1 (Jan. 2005)pp. 120-125.
- Watanabe, Takamot:An All-Digital PLL for Frequency Multiplication by 4 to 1022 With Seven-Cycle Lock Time: IEEE Journal of Solid-State Circuits, vol. 38, No. 2 (Feb. 2003)pp. 198-204.
Type: Grant
Filed: Aug 3, 2005
Date of Patent: Sep 12, 2006
Assignee: Qualcomm Incorporated (San Diego, CA)
Inventor: Mustafa Keskin (San Diego, CA)
Primary Examiner: Rexford Barnie
Assistant Examiner: Khai Nguyen
Attorney: Philip R. Wadsworth
Application Number: 11/197,172
International Classification: H03M 1/60 (20060101);