Process for self-aligned manufacture of integrated electronic devices
A process for self-aligned manufacturing of integrated electronic devices includes: forming, in a semiconductor wafer having a substrate, insulation structures that delimit active areas and project from the substrate; forming a first conductive layer, which coats the insulation structures and the active areas; and partially removing the first conductive layer. In addition, recesses are formed in the insulation structures before forming said first conductive layer.
This application is a Divisional of prior application Ser. No. 10/713,518, filed Nov. 14, 2003 the benefit of the filing date of which is hereby claimed under 35 USC 120, which claims priority from Italian patent application No. T02002A 000997, filed Nov. 15, 2002, which is incorporated herein by reference.
TECHNICAL FIELDThe present invention relates to a process for self-aligned manufacture of integrated electronic devices.
BACKGROUNDAs is known, in modern microelectronics, reduction of the overall dimensions of devices is one of the main objectives. In particular, in the fabrication of memories of a non-volatile type, it is important to minimize the overall dimensions of each memory cell. The need to obtain an increasingly wider integration scale entails, however, certain difficulties. In some cases, for example, the alignment of the masks used in the different processing steps using traditional processes calls for a precision that, in practice, is frequently not possible to achieve. In particular, a major problem is to align the masks normally utilized, on the one hand, for defining the active areas accommodating the memory cells and, on the other, for shaping the polysilicon layer extending on top of the active areas and forming the floating gates of the cells.
So-called self-aligned processes have consequently been developed, and enable the more critical masking steps to be eliminated, exploiting the surface conformation of the wafer. For greater clarity, reference may be made to
Channel regions of memory cells (not illustrated herein) are made inside the active areas 2 by implanting and diffusing dopant species and using thermal oxidation; then a thermal oxidation provides a gate oxide layer 7, of the thickness of a few nanometers. Subsequently, a conductive polysilicon layer 8 is deposited, as illustrated in
The conductive layer 8 fills the recesses 5 and has a thickness such as to cover completely the projecting portions of the insulation structures 3.
Next (
The process further comprises forming an insulating layer 12, which coats the floating gates 11 of the polysilicon layer 8, and depositing a further polysilicon layer, which is in turn defined for forming control gates 13 of the memory cells.
The known self-aligned processes, although advantageous as regards the possibility of increasing the integration scale, present, however, other limitations. Traditional processes, in fact, enable passive components (normally resistors and capacitors) to be formed on top of the insulating structures. In particular, these components and floating gates of the memory cells may be formed starting from the same polysilicon layer using a single mask. This is particularly useful for forming parts of read/write circuits of the memory cells, which are normally integrated in the same wafer, but must withstand much higher voltages and currents. The gate oxide is in fact too thin for eliminating the inevitable capacitive coupling of the high-voltage passive elements with the substrate and is highly subject to breakdown if subjected to high voltages. In addition, traditional processes enable standard cells and high-performance cells to be formed in the same wafer. In particular, in the high-performance cells, the floating terminal is shaped so as to extend in part also outside of the active areas and is consequently better coupled to the control gate: these cells may consequently be driven more rapidly and/or with lower voltages.
It is, however, evident that known self-aligned processes do not enable either passive components or high-performance cells to be formed on top of the insulating structures. On the one hand, in fact, the CMP treatment removes completely the polysilicon overlying the insulating structures, where no conductive material is available to form electrical components; it is consequently necessary to depose and define a new polysilicon layer. On the other hand, precisely because the processes are self-aligned, the recesses where the floating gates of the cells are formed have the same dimensions as the underlying active areas and consequently it is not possible to improve the coupling.
SUMMARYAn embodiment of the present invention provides a self-aligned process for manufacturing integrated electronic devices, the process being free from the drawbacks described above.
For a better understanding of the invention, some embodiments thereof are now described purely by way of non-limiting example and with reference to the attached drawings, wherein:
Hereinafter, the process according to an embodiment of the invention is described as being used to manufacture non-volatile memories, in particular of EEPROM or flash type; this is not, however, to be considered limiting, in so far as the process may be used also in electronic devices of another type.
With reference to
After a thermal-oxidation step, optimizing the profile of the trenches 24, the trenches 24 are filled with dielectric material, here silicon dioxide. The wafer 20 is then planarized with a first chemical-mechanical-polishing (CMP) treatment; in particular, the CMP treatment is interrupted when the hard mask 22 has been reached, as illustrated in
Subsequently, a resist mask 28 is formed on top of the wafer 20 and has first and second openings 30, 31 (see
Then the exposed silicon-dioxide portions are etched in a controlled way, as illustrated in
Next, the resist mask 28 and the hard mask 22 are removed, as illustrated in
In a known way, ion-implantation and diffusion are then performed for forming channel regions of memory cells (not illustrated herein for convenience) in the memory active areas 25; simultaneously, electronic components are provided in the circuitry-active areas 26 and form read/write and control circuits 36, here indicated only schematically.
Subsequently, a gate oxide layer 37 with a thickness of a few nanometers is grown thermally, and coats both the memory active areas 25 and the circuitry active areas 26 (
The wafer 20 is then planarized with a second CMP treatment, which is stopped when the insulation structures 27 are again exposed, as illustrated in
Then a dielectric layer 47 and a second polysilicon layer 48 are deposited (
Referring to
The process according to the above-described embodiment of the invention is clearly advantageous, because, through the addition of just one masked etch of the insulation structures 27, it enables both passive components presenting excellent insulation from the substrate 21 and memory cells with differentiated characteristics and performance to be formed on the same wafer 20.
In particular, the passive components (resistors 40 and capacitors 41) may operate with high voltages, without any risk of breakdown of the insulating dielectric and, furthermore, with a substantially negligible capacitive coupling to the substrate 21. These components are consequently suited for being used in read/write circuits, for example for forming charge pumps. As regards, instead, the memory cells, the process enables cells with high capacitive coupling between the control gate and the floating gate to be formed, in addition to the standard cells.
In this case, the high capacitive coupling is useful because the memory cells formed in this way may be driven with low voltages and hence have optimized performance. Memory cells of this type are particularly advantageous in the case of so-called “embedded” memories, which also integrate high-complexity logic circuits, such as, for example, microcontrollers or digital signal processors (DSPs).
In addition, the definition of the resist mask 28 for etching the insulation structures 27 is not critical and does not present problems of alignment with the active areas. Finally, the process is self-aligned and consequently enables standard cells of extremely contained dimensions to be formed.
After the first resist mask 55 and the hard mask 22 have been removed, a second resist mask 56 is formed on top of the wafer 20. Now, all the memory active areas 25 and the respective insulation structures 27 are protected, while central portions of the insulation structures, which delimit the circuitry-active areas 26, are left exposed. The wafer 20 is again etched in a controlled way, and the second recesses 33 are formed. The second resist mask 56 is then removed, and the procedure ends with deposition of the first polysilicon layer 39, second CMP treatment, and formation of passive components and memory cells, as already described with reference to
Thereby, the process enables recesses having a differentiated depth to be formed. In particular, it is possible to control the first etch, which is often more critical, with greater precision. The first recesses 32, in fact, typically must accommodate a polysilicon layer of thickness sufficient for withstanding the CMP treatment without undergoing damage, but at the same time typically must never have a depth such as to uncover the memory active areas 25. According to the design specifications of the individual storage device, instead, it could be convenient to form second deeper recesses 33.
Finally, it is evident that modifications and variations may be formed to the process described, without thereby departing from the scope of the present invention. In particular, the steps of masked etching for opening the first and second recesses 32, 33 may be performed either before or after removal of the hard mask 22. The first recesses 32 could be formed also only in the insulation structures 27 which delimit one side of the memory-active areas 25, and not in those which delimit the other sides; in practice, for each memory-active area, only a first recess 32 is defined. In addition, the storage devices obtained according to the above-described processes need not necessarily comprise both passive components formed on top of the insulation structures and high-performance memory cells; instead, the process may also be exploited for forming only resistors, only capacitors, or else only high-performance memory cells. Finally, as already mentioned previously, the process may also be used for forming devices other than non-volatile memories, such as for example volatile memories.
From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention.
Claims
1. A method for self-aligned manufacturing integrated electronic devices, comprising:
- forming, in a semiconductor wafer having a substrate, insulation structures delimiting active areas and projecting from said substrate;
- forming recesses in said insulation structures;
- after forming said recesses in said insulation structures, forming a first conductive layer coating said insulation structures and said active areas; and
- partially removing said first conductive layer, including forming first conductive regions and second conductive regions; and
- after partially removing said first conductive layer: forming a dielectric layer on top of said wafer; forming a second conductive layer on top of said dielectric layer; and selectively removing said dielectric layer and said second conductive layer;
- wherein said selectively removing comprises forming third conductive regions.
2. The method of claim 1 wherein said forming said first conductive layer comprises filling said insulation structures.
3. The method of claim 1 wherein said forming recesses comprises removing side portions of said insulation structures so as to form first recesses.
4. The method of claim 3 wherein said first recesses are defined on top and at the side of respective ones of said active areas.
5. The method of claim 3 wherein said first conductive regions extend inside at least one of said first recesses and on top of a respective said active area.
6. The method of claim 1 wherein said second conductive regions comprise floating gates of respective memory cells.
7. The method of claim 1 wherein said forming recesses comprises removing central portions of said insulation structures so as to form second recesses, and wherein said second conductive regions are accommodated inside respective ones of said second recesses.
8. The method of claim 7 wherein said second recesses are delimited by respective ones of said insulation structures.
9. The method of claim 7 wherein said third conductive regions are accommodated inside respective ones of said second recesses.
10. The method of claim 1 wherein said third conductive regions comprise resistors.
11. The method of claim 1 wherein said third conductive regions comprise first plates of respective capacitors.
12. The method of claim 11, wherein said third conductive regions comprise second plates of said capacitors.
13. The method of claim 1 wherein said forming recesses comprises performing at least one first masked etch of said insulation structures.
14. The method of claim 13 wherein said forming recesses comprises performing a second masked etch of said insulation structures.
15. The method of claim 1 wherein said partially removing comprises planarizing said wafer.
16. The method of claim 1 wherein said first conductive regions comprise floating gates of respective first memory cells, and wherein said third conductive regions comprise control gates of said memory cells.
5449636 | September 12, 1995 | Park et al. |
6090661 | July 18, 2000 | Perng et al. |
6362071 | March 26, 2002 | Nguyen et al. |
6373083 | April 16, 2002 | Oh |
6403421 | June 11, 2002 | Ikeda et al. |
6420749 | July 16, 2002 | Divakaruni et al. |
6448606 | September 10, 2002 | Yu et al. |
6649965 | November 18, 2003 | Takada et al. |
6696742 | February 24, 2004 | Deml et al. |
6794708 | September 21, 2004 | Mori |
6989303 | January 24, 2006 | Mori |
7170786 | January 30, 2007 | Chien et al. |
20010005616 | June 28, 2001 | Kim |
20010052610 | December 20, 2001 | Leung et al. |
20020009815 | January 24, 2002 | Sugihara et al. |
20020019114 | February 14, 2002 | Trivedi |
20020072197 | June 13, 2002 | Kang et al. |
20030006476 | January 9, 2003 | Chen et al. |
20030153148 | August 14, 2003 | Chang |
- European Search Report for EP 03 10 4191 dated Nov. 5, 2004.
Type: Grant
Filed: Jan 4, 2008
Date of Patent: Aug 10, 2010
Patent Publication Number: 20080108200
Inventors: Roberto Bez (Milano), Alessandro Grossi (Milano)
Primary Examiner: Bradley K Smith
Attorney: Schwabe Williamson & Wyatt
Application Number: 12/006,706
International Classification: H01L 21/76 (20060101);