Method and circuit for low power voltage reference and bias current generator
Circuits for generating a PTAT voltage as a base-emitter voltage difference between a pair of bipolar transistors. The circuits may form unit cells in a cascading voltage reference circuit that increases the PTAT voltage with each subsequent stage. The bipolar transistors are controlled using a biasing arrangement that includes an MOS transistor connected to a current mirror that provides the base current for the bipolar transistors. A voltage reference is formed by combining a PTAT voltage and a CTAT voltage at the last stage. The voltage reference may be obtained from the voltage at an emitter of one of the bipolar transistors in the last stage.
Latest ANALOG DEVICES, INC. Patents:
This application is a continuation-in-part of U.S. patent application Ser. No. 13/544,609, filed Jul. 9, 2012, which is a continuation of Ser. No. 12/415,606 filed Mar. 31, 2009, now U.S. Pat. No. 8,228,052, the contents of which are incorporated herein by reference in their entireties.
COPYRIGHT AND LEGAL NOTICESA portion of the disclosure of this patent document contains material which is subject to copyright protection. The copyright owner has no objection to the facsimile reproduction by anyone of the patent document or the patent disclosure, as it appears in the Patent and Trademark Office patent files or records, but otherwise reserves all copyrights whatsoever.
FIELD OF THE INVENTIONThe present invention relates generally to voltage references and in particular to voltage references implemented using bandgap circuitry. The present invention more particularly relates to a circuit and method which provides a Voltage Proportional to Absolute Temperature (PTAT) voltage which can be scaled and tuned.
BACKGROUND INFORMATIONA conventional bandgap voltage reference circuit is based on the addition of two voltage components having opposite and balanced temperature slopes.
Here, VG0 is the extrapolated base-emitter voltage at zero absolute temperature, of the order of 1.2V; T is actual temperature; T0 is a reference temperature, which may be room temperature (i.e. T=300K); Vbe(T0) is the base-emitter voltage at T0, which may be of the order of 0.7V; σ is a constant related to the saturation current temperature exponent, which is process dependent and may be in the range of 3 to 5 for a CMOS process; K is the Boltzmann's constant, q is the electron charge, Ic(T) and Ic(T0) are corresponding collector currents at actual temperatures T and T0, respectively.
The current source 110 in
In some applications, for example low power applications, the resistor 120 may be large and even dominate the silicon die area, thereby increasing cost. Therefore, it is desirable to have PTAT voltage circuits which are resistorless. PTAT voltages generated using active devices may be sensitive to process variations, via offsets, mismatches, and threshold voltages. Further, active devices used in PTAT voltage cells may contribute to the total noise of the resulting PTAT voltage. One goal of an embodiment of the present invention is to provide a resistorless PTAT cell operable at low power with little sensitivity to process variations and having low noise.
To balance the voltage components of the negative temperature coefficient from equation 1 and the positive temperature coefficient of equation 2, it is desirable to have the capability of fine-tuning the PTAT component to improve the immunity to process variations. Accordingly, in another embodiment of the present invention, a goal is to provide a fine-tune capability of the PTAT component.
In yet another embodiment of the present invention, it is a goal to multiply the ΔVbe component of transistors which are operated at different current densities to provide a higher reference voltage which is insensitive to temperature variations.
The invention is illustrated in the figures of the accompanying drawings, which are meant to be exemplary and not limiting, and in which like references are intended to refer to like or corresponding parts.
A system and method are provided for a PTAT cell with no resistors which can operate at low power, has less sensitivity to process variation, occupies less silicon area, and has low noise. In another aspect of the invention, a system and method are provided to scale up the reference voltage and current. In yet another aspect of the present invention, a system and method are provided for a PTAT component to be fine-tuned.
The resistorless PTAT cell of
Transistor 350 of the second set of circuit elements is configured such that it has an emitter area n times larger than transistor 340 of the first set of circuit elements. Thus, if the current sources 310 and 320 provide the same current, and the current through the gate of transistor 360 can be neglected, transistor 340 operates at n times the current density of transistor 350. In one embodiment, transistor 330 of the first set of circuit elements, supplies the base currents of transistors 340 and 350. Further, transistor 330 may also control the base-collector voltage of transistor 340 to minimize its Early effect. Transistor 360 also has several roles. First, at the emitter of transistor 350, it generates, via feedback, the base-emitter voltage difference in accordance with the collector current density of the ratio of transistors 340 and 350. Second, it limits the collector voltage of transistor 350, thereby reducing the Early effect of transistor 350. The aspect ratio (W/L) of transistors 330 and 360 can be chosen such that, at first order, the base-collector voltages of transistor 340 and transistor 350 track each other to minimize the Early Effect.
The PTAT voltage at the drain of transistor 360 of
Thus, when currents I1 (310) and I2 (320) have similar temperature dependency, the resulting voltage is purely PTAT. For example, if the two currents I1 (310) and I2 (320) are constant and they track each other, the voltage at the drain of transistor 360 is PTAT.
For a larger PTAT voltage, a stack configuration can be used. For example,
The two bias currents 310 and 320 of
In one embodiment, a first amplifier stage may be provided by bipolar transistors 455 and 460 and PMOSs 425 and 430. The gates of PMOSs 410, 415, and 420 are driven by the drain of transistor 425, representing the output of the first stage. A second stage amplifier stage is provided by PMOS 415, which supplies a current to transistor 435, which reflects the base-emitter difference of transistors 450 and 455.
Advantageously, the circuits 300, 302, and 500, of
As
A second set of circuit elements are arranged to provide a proportional to absolute temperature (PTAT) voltage or current. For example, the second set of circuit elements may comprise at least transistor 650 and of active element 660. Transistor 650 is supplied by current source 620. In one embodiment, active device 660 may be an NMOS transistor. Transistors 640 and 650 may be bipolar transistors or MOS transistors operating at different drain current densities. The configuration of circuit components 610, 620, 630, 640, 650, and 660 of
In the exemplary embodiment of
In the exemplary embodiment of
In one embodiment, the string of NMOSs (i.e., 672, 674, 676, 678, and 680) may have different gate to source voltages. Further, these NMOSs may be subject to the body effect. In this regard, the base-emitter voltage of transistor 556 may be unevenly distributed across these string of NMOSs. The voltage drop across the string of NMOSs can be balanced by scaling their respective aspect ratio (W/L).
The fourth set of circuit elements are arranged to provide a temperature independent current output 695. In one embodiment, the fourth set of circuit elements may comprise amplifier 670, transistors 624, 626, and 685, resistance 690, and output 695. For example, a combination of a PTAT voltage and a fraction of base-emitter voltage of transistor 660 is applied to the non-inverting terminal of amplifier 670. The negative terminal is connected to resistance 690 which may be a resistor (or an NMOS operated in the linear region.) Since there is a virtual zero voltage difference between the positive and negative inputs of the amplifier 670, substantially the same voltage as in the positive terminal of amplifier 370 is forced on the negative terminal. Accordingly, the voltage at the non-inverting input of the amplifier 670 is seen across resistance 690, thereby creating a current proportional to this voltage divided by the magnitude of resistance 690. The voltage at the non-inverting terminal of amplifier 670 is configured to have a specific temperature variation to compensate for the temperature coefficient of resistance 690. Thus, the tapping node (an emitter of transistors 672 to 680) that provides a temperature coefficient opposite to that of resistance 690 is chosen as the input to the non-inverting terminal of amplifier 670. In the exemplary embodiment of
The output of amplifier 670 drives the gate of transistor 685, which may be an NMOS. Since amplifier 670 provides nearly no current at the gate of transistor 685, the current from the drain to source of transistor 685 is substantially the same as the current through resistance 690. Transistors 624 and 626 are configured as current mirrors reflecting this current at output 695. Thus, a constant current is provided at output 695, which is independent of temperature variations.
In one embodiment the reference voltage at the output 625 can be digitally trimmed by selectively shorting the series of resistances. In this regard,
The circuit of
The low headroom property results from the way the two base currents (of transistors 15 and 16) are generated when NMOS transistors 13 and 14 are controlling the collector to ground voltage of their respective bipolar transistors 15 and 16. If NMOS transistors 13 and 14 are medium or low threshold NMOS devices, the collector potentials of bipolar transistors 15 and 16 can go below the common base potential, at least at cold temperatures where the circuit is able to limit the headroom. This arrangement also reduces the Early effect as NMOS transistors 13 and 14 can be scaled to track each other in order to minimize the base-collector voltage difference for bipolar transistors 15 and 16. Reduction of the Early effect occurs because the collector current of bipolar transistor 16 is controlled in a similar manner to the collector current of bipolar transistor 15, using a separate feedback loop formed by bipolar transistor 16 and NMOS transistor 14. NMOS transistors 13 and 14 both have their sources connected to ground, and each has their gate respectively connected to the collectors of bipolar transistors 15 and 16. Therefore, the collector voltages of bipolar transistors 15 and 16 are respectively determined by the gate-source voltages of NMOS transistors 13 and 14 and if NMOS transistors 13 and 14 are appropriately scaled, the collector voltages of bipolar transistors 15 and 16 will track each other, thereby minimizing the Early effect. The current mirrors 11 and 12 may alternatively be formed using bipolar transistors (e.g., pnp transistors).
If the collector currents of bipolar transistors 15 and 16 in
VG0 is the extrapolated bandgap voltage value; Vbe (T0) is the base-emitter voltage value at a reference temperature T0; γ is the temperature exponent of the saturation current; k is Boltzmann's constant; q is electron charge; Ic(T) is the collector current value at temperature T and IC(T0) is the collector current value at temperature T0. The first two terms of Eq. 3 have a linear relationship with absolute temperature, T. This dependence can be compensated with a linear base-emitter voltage difference, which the circuit of
In order to compensate for Vbe in Eq. 4, an opposite voltage that is non-linear is added by the circuit of
IC1(T0), and IC2(T0) are the respective collector current values of bipolar transistors 15 and 16 at temperature T0. The first term of Eq. 5 is designed to compensate for the linear component of the base-emitter voltage in Eq. 4. The last term of Eq. 5 is accordingly scaled and designed to compensate for the non-linear voltage component of Eq. 4. Therefore, by mixing PTAT and CTAT currents (provided by the current sources 107 and 109) the collector current of bipolar transistor 16 can have a different TC, that is neither PTAT nor constant. As a result, the non-linear voltage component of Eq. 5 can be shaped to adapt for process variations in the factor γ.
The base-emitter voltage difference circuits 50 and 60 in
Optionally, instead of connecting the common node 103 directly to ground, the common node 103 of the first cell 50 may be connected to ground through the emitter of a bipolar transistor 73 that has its collector and base connected to ground. The emitter current of bipolar transistor 73 collects all currents from each of the “n” cells and averages all the collected currents. This is an improvement over the cascading circuit of
The cascading circuit 70 includes an optional resistor divider 60 formed using resistors 61 and 63 and a resistor string digital-to-analog converter (DAC) 62 that functions similar to an analog potentiometer to provide a variable resistance. The resistor divider 60 is connected between the base and emitter of the transistor 16 of the last unit cell to tap a selected fraction of the base-emitter voltage of transistor 16. In this arrangement, the base-emitter voltage of transistor 73 plus the corresponding fraction of the base-emitter voltage of transistor 16 at the last cell corresponds to the CTAT voltage component of the voltage reference collected at the tapping node “ref” 75. The PTAT voltage component of the voltage reference corresponds to the voltage between the node 105 of the last unit cell and new common node 109 of the first unit cell, i.e., a compound base-emitter voltage difference generated as a result of cascading the unit cells. The voltage reference, which is the sum of the PTAT and the CTAT voltage components, is therefore equal to the base-emitter voltage of transistor 73 plus the fraction of the base-emitter voltage tapped by the resistor divider, and plus the compound base-emitter voltage generated by the cascaded unit cells.
Those skilled in the art will readily understand that the concepts described above can be applied with different devices and configurations. Although the present invention has been described with reference to particular examples and embodiments, it is understood that the present invention is not limited to those examples and embodiments. The present invention as claimed, therefore, includes variations from the specific examples and embodiments described herein, as will be apparent to one of skill in the art. For example, bipolar transistors can be used instead of MOS transistors. Further, PNP's may be used instead of NPN's, and PMOSs may be used instead of NMOSs. Accordingly, it is intended that the invention be limited only in terms of the appended claims.
Claims
1. A base-emitter voltage difference circuit, comprising:
- a first bipolar transistor and a second bipolar transistor sharing a common base; and
- a third transistor connected between an emitter of the first bipolar transistor and an emitter of the second bipolar transistor, the third transistor also being connected in a feedback loop to a collector of the second bipolar transistor to generate a proportional to absolute temperature (PTAT) voltage as a difference between a base-emitter voltage of the first bipolar transistor and a base-emitter voltage of the second bipolar transistor, wherein the PTAT voltage is generated across the third transistor.
2. The circuit of claim 1, further comprising:
- a fourth transistor that controls a collector voltage of the first bipolar transistor; and
- a current mirror connected to the fourth transistor, a first branch of the current mirror generating a current controlled by the fourth transistor, and a second branch of the current mirror providing a base current for the first and the second bipolar transistors.
3. The circuit of claim 1, further comprising:
- a fourth transistor that controls a collector voltage of the first bipolar transistor, wherein the gate of the fourth transistor is connected to the collector of the first bipolar transistor.
4. The circuit of claim 1, further comprising:
- a first current source supplying current to the first bipolar transistor;
- a second current source supplying current to the second bipolar transistor; and
- a third current source supplying a third current that is mixed with the current supplied by the second current source.
5. The circuit of claim 4, wherein the second current source is PTAT and the third current source is complementary to absolute temperature (CTAT).
6. The circuit of claim 1, wherein the third transistor is directly connected to the emitter of the first bipolar transistor and directly connected to the emitter of the second bipolar transistor.
7. The circuit of claim 1, further comprising:
- a fourth transistor that controls a collector voltage of the first bipolar transistor, wherein the fourth transistor is a component of a first amplifier that produces a base current of the first bipolar transistor and the second bipolar transistor.
8. The circuit of claim 7, further comprising:
- a second current source supplying current to the second bipolar transistor, wherein the second current source, the second bipolar transistor and the third transistor form a second amplifier that generates the base-emitter voltage difference across the third transistor.
9. The circuit of claim 8, wherein the collectors of the first bipolar transistor and the second bipolar transistor are inputs of the first amplifier and the second amplifier, respectively.
10. The circuit of claim 7, wherein the first amplifier includes a fifth transistor connected to the bases of the first bipolar transistor and the second bipolar transistor, and wherein a gate of the fifth transistor is driven by the fourth transistor.
11. The circuit of claim 1, wherein the third transistor is one of a bipolar transistor and a MOS transistor, and generates the PTAT voltage in accordance with a collector current density ratio of the first bipolar transistor and the second bipolar transistor.
12. A cascading circuit, comprising:
- a plurality of unit cells connected in a cascaded fashion, each unit cell comprising: a first bipolar transistor and a second bipolar transistor sharing a common base; and a third transistor connected between an emitter of the first bipolar transistor and an emitter of the second bipolar transistor, the third transistor also being connected in a feedback loop to a collector of the second bipolar transistor to generate a proportional to absolute temperature (PTAT) voltage as a difference between a base-emitter voltage of the first bipolar transistor and a base-emitter voltage of the second bipolar transistor.
13. The circuit of claim 12, further comprising:
- at the first unit cell of the cascading circuit, a third bipolar transistor forming a connection from ground to a common node that is connected to the first bipolar transistor and the third transistor.
14. The circuit of claim 13, wherein the base and collector of the third bipolar transistor are connected to ground and the emitter of the third bipolar transistor is connected to the common node.
15. The circuit of claim 12, further comprising:
- a resistor divider generating a voltage reference by tapping a fraction of a base-emitter voltage of the second bipolar transistor in the last unit cell.
16. The circuit of claim 15, wherein the output of the last unit cell is generated as a combination of a base-emitter voltage of a third bipolar transistor plus the fraction of the base-emitter voltage tapped by the resistor divider, and plus a compound base-emitter voltage difference generated by the cascaded the unit cells, wherein the third bipolar transistor forms, at the first unit cell of the cascading circuit, a connection from ground to a common node that is connected to the first bipolar transistor and the third transistor.
17. The circuit of claim 15, wherein the resistor divider includes a resistor string digital-to-analog converter (DAC).
18. The circuit of claim 12, further comprising:
- a first current source in each unit cell, the first current source supplying current to the first bipolar transistor in the unit cell; and
- a digital-to-analog converter (DAC) providing a plurality of output currents, each output current being combined with the first current source in a respective one of the unit cells.
19. The circuit of claim 18, wherein a first input of the DAC is a digital code that controls the output currents of the DAC in a thermometric fashion.
20. The circuit of claim 18, wherein a second input of the DAC is a control bit that selects a sign of the output currents of the DAC.
21. The circuit of claim 12, wherein the PTAT voltage is generated across the third transistor.
22. The circuit of claim 21, wherein the third transistor is one of a bipolar transistor and a MOS transistor, and generates the PTAT voltage in accordance with a collector current density ratio of the first bipolar transistor and the second bipolar transistor.
23. The circuit of claim 12, further comprising:
- a fourth transistor that controls a collector voltage of the first bipolar transistor.
24. A method, comprising:
- generating a proportional to absolute temperature (PTAT) voltage using a circuit in which a first bipolar transistor and a second bipolar transistor share a common base, wherein the PTAT voltage is generated across a third transistor connected between an emitter of the first bipolar transistor and an emitter of the second bipolar transistor, the third transistor also being connected in a feedback loop to a collector of the second bipolar transistor to generate the PTAT voltage as a difference between a base-emitter voltage of the first bipolar transistor and a base-emitter voltage of the second bipolar transistor;
- generating a complementary to absolute temperature (CTAT) voltage using the circuit; and
- using a signal that combines the PTAT voltage and the CTAT voltage as a voltage reference.
4618816 | October 21, 1986 | Monticelli |
5448158 | September 5, 1995 | Ryat |
5469111 | November 21, 1995 | Chiu |
6002243 | December 14, 1999 | Marshall |
6181121 | January 30, 2001 | Kirkland et al. |
7710096 | May 4, 2010 | Kotchkine et al. |
7863882 | January 4, 2011 | Harvey |
20020050811 | May 2, 2002 | Serratoni |
20040108887 | June 10, 2004 | Marsh et al. |
20050285666 | December 29, 2005 | Garlapati et al. |
20060103455 | May 18, 2006 | Zhang et al. |
20080265860 | October 30, 2008 | Dempsey et al. |
20090039949 | February 12, 2009 | Pietrobon |
20130200878 | August 8, 2013 | Kalb et al. |
0629938 | June 1994 | EP |
63163518 | July 1988 | JP |
7-141046 | June 1995 | JP |
2000-112550 | April 2000 | JP |
2003-256056 | September 2003 | JP |
2006-221241 | August 2006 | JP |
- Office Action issued in JP Application No. 2012-503480, dated Dec. 24, 2013, 8 pages (with EN translation).
- PCT International Search Report and Written Opinion for PCT/US2010/027977 mailed on May 18, 2010, 12 pages.
- Wing-Shan Tam et al., “High-Performance Resistorless Sub-1V Bandgap Reference Circuit Based on Piecewise Compensation Technique”, XP031229799, 2007 IEEE Conference on Electron devices and Solid-State Circuits, Taiwan, Dec. 2007, pp. 373-376.
- Ahmet Tekin et al., “A Bias Circuit Based on Resistorless Bandgap Reference in 0.35-[mu] m SOI CMOS”, XP010867412, Midwest Symposium on Circuits and Systems, Egypt, Dec. 2003, pp. 149-152.
- EP Communication with a Supplementary European Search Report issued in EP Application No. 10759208.1 dated Aug. 4, 2015, 8 pages.
Type: Grant
Filed: Oct 10, 2012
Date of Patent: Dec 22, 2015
Patent Publication Number: 20130038317
Assignee: ANALOG DEVICES, INC. (Norwood, MA)
Inventor: Stefan Marinca (Limerick)
Primary Examiner: Harry Behm
Application Number: 13/648,639
International Classification: G05F 3/30 (20060101);