System and method for integrating a digital core with a switch mode power supply
A digital core embodied within a semiconductor die that requires plural separate power supply voltage domains is situated within any of a variety of integrated circuit packaging technologies. Within the integrated circuit package including this semiconductor die also exists a switch mode DC-to-DC voltage converter, preferably a synchronous step-down regulator powering the entire integrated circuit from one supply voltage. The components contained within the integrated circuit package along with the semiconductor die include the switch mode power supply's power switching transistors, inductor core and windings, digital open-loop output voltage fixing circuitry, output capacitors and substrate for mounting said components when integrated within a packaging technology that does not already include a substrate.
1. Field of the Invention
The present invention is generally in the field of semiconductor circuits. More specifically, the present invention is in the field of semiconductor die packaging with integrated power supply voltage regulation.
2. Background Art
Advances in semiconductor integrated circuit fabrication processes and digital standard cell and semi-custom application specific integrated circuit, “ASIC”, design methodologies have given rise to digital and mixed analog and digital signal integrated circuits requiring separate power supplies for various parts including a unique voltage for the digital core power supply, and a second, unique power supply voltage for the input/output pad ring, and possibly a third power supply voltage for miscellaneous analog functions. While this advancement brings the advantage of reduced core power consumption as a product of one-half the total gate capacitances times the gate voltages squared times the switching frequency, there arises the problem of regulation of these additional voltages. With the advent of system-on-chip technologies, designers of these devices have only begun to address this requirement for regulating multiple power supply domains on-chip. Given prior art, it often finally remains the responsibility of the top-level system integrator to provide this variety of power supply voltage domains at the board level and not chip level, obscuring the costs of the total solution implementing the prior art system-on-chip. Often both the system-on-chip designer and the top-level integrator, not having the time, resources, or background of experience in power supply design tend to choose simple-to-implement, but less than optimal linear voltage regulation cores or devices to provide these plural voltage domains from a single supply voltage. When implemented using a linear voltage regulation device, a substantial amount of the power savings realized by accepting a lower core voltage is lost in the form heat dissipated through the linear regulator's transistors, by design. The overall solution cost and power consumption may actually rise if this heat dissipated in the linear voltage regulator is great enough to require additional components to provide forced air convection cooling. Also, the system-on-chip itself could require additional heat-sinking components or else suffer reduced reliability due to the implementation of a linear voltage regulator on-chip, thereby driving-up hidden costs of the total solution.
Therefore, there exists a need for a novel and reliable system and method to provide power to multiple voltage domains of semiconductor dies to overcome the problems faced by conventional semiconductor die packages integrating a linear voltage regulation power supply. More specifically, there exists a need for a novel and reliable system and method to optimally provide power to multiple voltage domains within semiconductor dies while reducing overall system cost, power consumption, and heat dissipation.
SUMMARY OF INVENTIONThe present invention is directed to a system and method for integrating a semiconductor die of plural power supply voltage domains with a switch mode DC-to-DC converter in an integrated circuit package. The invention discloses a system and a method to design and fabricate such an integrated circuit system in a single package to obtain optimal power savings, and minimal heat dissipation and cost. According to one embodiment, a semiconductor die is situated within the periphery of a lead frame adjacent to the switch mode power supply substrate. The substrate can comprise, for example, a ceramic material, or most economically, a fiberglass resin epoxy based laminate material such as FR4. In one embodiment, the semiconductor die is situated on the substrate adjacent to the integrated switch mode DC-to-DC converter. In one embodiment, a semiconductor die may receive power for its lower voltage supply pads through any DC-to-DC converter of the switch mode step-down variety in a closed-loop general solution implementation.
In the preferred embodiment, the present invention provides a superior means for optimally converting voltages to the correct domains for semiconductor die operation through synchronous step-down conversion. Furthermore, the present invention's substantial departure from prior art and significant novelty exists in the preferred embodiment wherein said switch mode synchronous DC-to-DC step-down converter is implemented in an open-loop configuration retaining precision based on semiconductor die power consumption characterization data, thus achieving the lowest possible cost for total solution of the system-on-chip.
The present invention is directed to a system and method for integrating a semiconductor die of plural power supply voltage domains with a switch mode DC-to-DC converter in an integrated circuit package. The following description contains specific information pertaining to various embodiments and implementations of the invention. One skilled in the art will recognize that the present invention may be practiced in a manner different from that specifically depicted in the present specification. Furthermore, some of the specific details of the invention are not described in order not to obscure the invention. The specific details not described in the present specification are within the knowledge of a person of ordinary skills in the art. Obviously, some features of the present invention may be omitted or only partially implemented and remain well within the scope and spirit of the present invention.
The following drawings and their accompanying detailed description are directed as merely exemplary and not restrictive embodiments of the invention. To maintain brevity, other embodiments of the invention that use the principles of the present invention are not specifically described in the present specification and are not specifically illustrated by the present drawings.
The inherent advantage of the present invention exists due to the fundamental improved efficiency that a switch mode power supply, and especially a synchronous switched mode power supply has over the linearly regulated power supply or prior art. For instance, the field effect transistors 103, 104 and mostly the inductor 105 make up the voltage drop from the input voltage 101 to the output voltage 102 during the charging phase of the inductor 105. With the availability of very low on resistance field effect transistors and the loss of the inductor 105 mostly due to the DC resistance of its copper windings which is typically relatively low, most of the energy contained in the voltage dropped across the charging inductor is delivered during the inductor discharging phase of the switching cycle allowing this design to often achieve efficiencies greater than ninety percent. In contrast, by design, a linear voltage regulator drops all of the difference voltage between its input and output voltages across an internal transistor, which burns off the energy in the form of heat, and therefore can never exceed a power efficiency greater than the ratio of its output voltage to is input voltage, not to mention the adverse affects of the voltage regulator's heat by-product on the life expectancy and performance of the semiconductor die. In a traditional, non-synchronous step-down regulator, Schottky diode 113 exists in lieu of bottom transistor 104. While reducing the lost power required to drive the gate of the bottom transistor 104, because the forward voltage drop across the Schottky diode 113 is typically greater than the drain-to-source voltage across transistor 104, the efficiency of a traditional step-down regulator is generally 5% to 20% less than a synchronous step-down converter. Although this specification subsequently offers a thorough mathematical analysis of the operation of a synchronous switch mode step-down DC-to-DC converter, let it now be stated that obviously transistors 103 and 104 operate in opposite phase with respect to each other, and great care is always necessarily taken in the design of the gate drivers 131, 132 to never allow the on periods of these two transistors to coincide, to prevent what is commonly referred to as “shoot-through” current, an effective short circuit from the input voltage 101 to ground. Since the phase of the switching cycle that transistor 103 is on charges inductor 105, then turning off transistor 103 creates a negative change in current with respect to time, di/dt<0, this causes the voltage across inductor 105 which equals Ldi/dt to reverse, and thus deliver this reversed electromotive force, or “reverse EMF”, into the output voltage node 102 as either the now forward-biased Schottky diode 113 or transistor 104 in the on state in this phase references the formerly positive, now negative voltage node of inductor 105 to near ground level. Implementing both Schottky diode 113 and transistor 104 allows improved efficiency as the low forward voltage drop of the Schottky diode 113 references the discharging phase negative node of inductor 115 105 to ground after transistor 103 turns off but before transistor 104 turns on, with ample delay to prevent shoot-through current. Let it be known that any combination of components implemented whether transistor 104 or Schottky diode 113 or both, does not constitute a substantial departure beyond the scope of the present invention.
The following components comprise the feedback loop common to nearly all existing step-down switch mode power supplies and therefore could constitute any implementation within the scope of the present invention although such a traditional feedback loop does not comprise the output voltage fixing circuit found in the preferred embodiment practiced within the preferred method of the present invention. All Referring to
The two resistors 114 and 115 form a voltage divider that allows arbitrary setting of the output voltage 102 given the fixed internal reference voltage presented at the output of the reference voltage buffer 127 into the error amplifier 125. This output voltage 102 can then be arbitrarily fixed to any value given by the reference voltage multiplied by the quantity of one plus the ratio of resistor 114 over resistor 115. Resistors 116 and 118 and capacitors 117, 119, 120 form the frequency compensation of the error amplifier 125 within the feedback loop of the traditional switch mode power supply. While tuning these frequency compensation components is not germane to the specification of the present invention and is elsewhere covered in greater detail, this specification will now disclose some general observations regarding it. Uncompensated, the inductor 105 and the output capacitor 106 produce a complex pole pair at their resonant frequency given by one over the quantity of two times π times the square root of inductance times the capacitance. The output capacitor 106 also places a zero above the pair of poles at a frequency given by one over the quantity of two times π times the capacitance and the value of the capacitor's 106 equivalent series resistance, “ESR”. Generally as a goal in compensation, two zeroes are added near the filter resonant frequency to correct the sharp change in phase near that frequency and an open-loop unity gain frequency is chosen to exist at a frequency about ten times greater than the resonant frequency but less than about 10% of the switching frequency. The overall gain of the error amplifier 125, the filter components comprising the inductor 105 and output capacitor 106, the two zeroes added plus the gain of the integrator in the compensation network that sets open-loop unity gain frequency should sum to zero at the unity gain frequency. The integrator gain is given by 1/(2π(Fo)(R114(C119+C120))) where Fo is the open-loop unity gain frequency. The frequency of the output filter compensating zeroes equals 1/(2π(R118)(C120)) and 1/(2π(R114+R116)(C117)) and these zeroes are understood to add to 40 dB per decade of gain. A pole also exists in the compensation network and its frequency is chosen to coincide with the zero formed by the output capacitor 106 and its equivalent series resistance “ESR”. This compensating pole frequency equals 1/(2π(R116)(C117)). A final pole in the compensation network exists at the frequency 1/(2π(R118)(C119∥C120)) and is selected to be about ¾Fs, three-quarters of the switching frequency to reduce switching noise into the comparator 200. While it is understood the precise placement of the pole frequencies, integrator frequency and zeroes frequencies is not of utmost criticality, care must still be taken to follow the aforementioned feedback loop frequency compensation practices to give best power supply response and stability over widely varying loads. In the past, stability problems have risen due to substituting the output capacitor 106 such as with the choice of a ceramic capacitor of very low ESR to replace a capacitor of differing material and construction incurring higher ESR, thus the compensation network no longer providing proper phase margin and causing the instability. In the preferred embodiment not only is this dilemma avoided, furthermore by not including such feedback and compensation network and preferably including a very low ESR ceramic output capacitor 106, it achieves efficiency improvement, lowest output voltage ripple, and space savings. The frequency compensated feedback loop provides a general solution where load is not well characterized, or effectively a system to control a stochastic process. Obviously, the addition of components 114 through 127 and component 200 adds significant cost to an integrated circuit. The components mounted on the power supply substrate have obvious tangible cost, but also the analog components internal to the semiconductor die 100 add expense in terms of process precision requirements resulting in lower yield compared to an implementation of strictly digital standard cell library components. Therefore subsequently this specification presents a novel preferred embodiment and method of design and manufacture wherein the cost of a frequency compensated feedback loop is avoided by characterizing the power requirements of the semiconductor die 100 and thus simplifying the system to a deterministic input model.
One motivation in using such a frequency compensated feedback loop aside from its field proven robustness to a widely varying load, is that often in digital cores and especially mixed signal cores, there may already exist a band-gap voltage reference 126 for any of a variety of analog functions, or in the former case of a digital core, for use in a phase-lock loop analog macro cell whereby the digital core is clocked at a much higher rate than is driven by, although derived from, the external clock source. While an integrated circuit product of long life or high unit volume expectancy would lose significant profit by incurring the cost of the components needed for a frequency compensated feedback loop versus the preferred embodiment and method, if the semiconductor die 100 already contains a band-gap reference 126 and the cost of fully characterizing the power states of the semiconductor die in terms of time-to-market of a short-lived product outweighs the additional cost of the frequency compensated feedback loop and additional reference voltage buffers 127, error amplifier 125 and comparator 200, then the traditional switch mode power supply solution may be desirable.
The remaining components in
The pulse frequency portion of the controller 129 depicted in
Between the output bus 304 of block 303 and bus 305 into decoder 208 in
As with the binary number offset pads 300, the hypothetical use of the delay circuit of
One other advantage of the circuit in
A brief description of a design method followed by a practical design example including commercially available switch mode power supply parts will further illustrate the above stated theoretical assertion. The preferred design and fabrication method comprises the following design method that applies to the preferred embodiment and therefore any other embodiments within the scope of the present invention may entail certain deviations to the following method that also remain within the scope of the present invention. Upon completing the design of the core within the semiconductor die 100, the integrated circuit designer has available power consumption estimates per clocking rates and ambient temperature and process variations, from the integrated circuit design automation tools. From this point the designer may fix certain system parameters such as acceptable system clocking rates, thus defining clock source parameters, and from here arrange the number of power states along with the actual power consumed by the semiconductor die 100 in each of these states. Given this data, the designer may complete the top-level design of the semiconductor die 100, including designing the power supply components comprising the gate drivers 131, 132; the power-up sequencing and under voltage lock out logic 134 along with its interaction with the clock circuit 204; and the entire pulse width or frequency modulation controller 129 while defining the configuration of and values contained within the duty cycle or frequency table 303. Referring to the equation within block 601 within
The discussion now turns to a brief design example including selection of commercially available power supply components. This design example represents one of many configurations within the scope of the present invention and should be viewed as exemplary, not restrictive. For instance, this design example utilizes off-the-shelf transistors in their available packages, whereas using devices purchased through a known-good-die program and installed on the power supply substrate using chip-on-board technology would improve the use of power supply substrate area, but not substantially deviate beyond the scope of the present invention. In this example, a digital core has been designed that performs the function of a microprocessor that operates in three different power states, high speed, low speed, and idle, from a single external clock source or internal crystal oscillator specified to generate a 25 MHz input clock. The semiconductor die that embodies this microprocessor is fabricated in 0.18 micron CMOS technology and requires a 1.8 Volt +/−10% core voltage and a 3.3 Volt input/output ring voltage The design automation tool estimated the supply current drawn from the core voltage supply pads at 1 Ampere in high speed operation, 500 mA in low speed, and 100 mA in idle. First the designer chooses the power switching transistors 103, 104 primarily based on the criterion of having a very low drain-to-source on resistance given the approximate 3.3 Volt gate-to-source voltage that may be driven from the pads 111, 112 of the semiconductor die 100, with its 3.3 Volt input/output pad ring voltage. The designer chooses the Si5513DC available from the manufacturer Vishay Siliconix. The reasons for choosing this very small package of dual complementary transistors include its low drain-to-source resistance at a gate-to-source voltage magnitude of 3.3 Volts at a drain current of 1 Ampere, approximately 85 milliohms for the N-channel Field Effect Transistor 104, and 150 milliohms for the P-channel Field Effect Transistor 103; its relatively low typical total gate charge of around 4 nano-coulombs at a gate-to-source voltage of 3.3 Volts which a standard cell 16 mA gate driver 131, 132 can easily sink and source current for a switching frequency of up to 2 MHz; and relatively fast turn-on and turn-off delays of no worse than 40 nS. Other transistors exist with better drain-to-source on resistances at that magnitude of gate-to-source voltage which would improve the power efficiency, but the trade-off would be higher total gate capacitance which may warrant larger gate drivers 131, 132; longer delay times which would increase the output voltage error; and the Si5513DC is packaged in a single unit of the standard form factor of the Electronic Industries Alliance, “EIA”, 1206 package where the others are in separate packages, doubling the area required on the power supply substrate. From this point, the designer may now determine the design of the gate drivers 131, 132, and set a nominal switching frequency, Fs, of 1 MHz, which implies the frequency divider clock counter 206 should count up from 0 to the count 24 if directly fed from the clock source 204 generating a 25 MHz clock. Now the designer, referring to block 601 of
FIG. 7 and
From the preceding description of the present invention it is manifest that various techniques can be used for implementing the concepts of the present invention without departing from its scope. Furthermore, while the invention has been described with specific reference to certain embodiments, a person of ordinary skill in the art would recognize that changes could be made in form and detail without departing from the scope and the spirit of the invention. The described embodiments have been presented in all respects as illustrative and not restrictive. It should also be understood that the invention is not limited to the previously described particular embodiments, but is capable of many rearrangements, modifications, omissions, and substitutions without departing from the scope of the invention.
Thus, a system and method for integrating a digital core with a switch mode power supply has been described.
Claims
1. An integrated circuit package, comprising:
- a semiconductor die of plural separate power supply voltage domains; and
- a switch mode DC-to-DC converter, comprising:
- wherein said switch mode DC-to-DC converter comprises: an inductor core and windings; a power switching transistor; and an output voltage fixing circuit comprising a digital open-loop means circuit configuration requiring no feed-forward loop and no feedback loop.
2. An integrated circuit package, comprising:
- a semiconductor die of plural separate power supply voltage domains; and
- a switch mode DC-to-DC converter, comprising:
- wherein said switch mode DC-to-DC converter comprises: an inductor core and windings; a power switching transistor; and an output voltage fixing circuit,
- wherein said semiconductor die comprises a decoder that compares an entry from a table corresponding to the present power state of said semiconductor die to a clock counter frequency divider output to determine a duty cycle and/or switching frequency of said power switching transistor for said output voltage fixing circuit.
3. The integrated circuit of claim 2, wherein said table of entries of clock counter values used to determine said duty cycle is encoded within logic within circuitry of said semiconductor die.
4. The integrated circuit of claim 2, wherein said table of entries of clock counter values used to determine said duty cycle is contained within non-volatile memory.
5. The integrated circuit package of claim 2, wherein the a power transistor gate-driving signal output from said semiconductor die is connected through a charge pump circuit to optimize the efficiency of the power switching transistor of said DC-to-DC converter.
6. The integrated circuit package of claim 2, further comprising a substrate of fiberglass resin epoxy of type FR4 based FR4-based laminate material for mounting components of said DC-to-DC converter components.
7. The integrated circuit package of claim 6, wherein said semiconductor die further comprises a plurality of pads from which to accept a binary number offset for fine tuning said duty cycle and/or switching frequency by modifying the value said table entry being compared to the clock counter frequency divider in output by said output voltage fixing circuit of said DC-to-DC converter.
8. The output voltage fixing integrated circuit package of claim 7, wherein said binary number offset is embodied included within fusible leads on said substrate that are electrically or mechanically trimmed or laser-trimmed at the factory.
9. The output voltage fixing integrated circuit package of claim 7, wherein said binary number offset is embodied included within a an optional wire-bonding option during assembly of said plurality of semiconductor die pads to the lead frame of said integrated circuit package.
10. The integrated circuit package of claim 6, wherein the a power transistor gate driving that drives signal output from said semiconductor die is connected through a trimmed delay circuit to fine tune the duty cycle of a pulse width modulator or pulse frequency modulator of the output voltage fixing circuit of said DC-to-DC converter.
11. The output voltage fixing integrated circuit package of claim 10, wherein said trimmed delay circuit further comprises a laser-trimmed printed film resistor on the substrate that is laser-trimmed at the factory.
12. An integrated circuit package, comprising,
- a substrate of fiberglass resin epoxy of type FR4 g based laminate material for mounting:;
- a semiconductor die of plural separate power supply voltage domains mounted on said substrate; and
- a switch mode DC-to-DC converter further comprising an inductor core and windings, mounted on said substrate, wherein said switch mode DC-to-DC converter comprises: a power switching transistor; and an output voltage fixing circuit comprising a digital open-loop means circuit configuration requiring no feed-forward loop and no feedback loop.
13. The output voltage fixing integrated circuit package of claim 7, wherein said binary number offset is embodied included within a an optional wire-bonding option during assembly of said plurality of semiconductor die pads onto a said substrate of fiberglass resin epoxy of type FR4 based FR4-based laminate material.
14. A method for design and fabrication of an integrated circuit package comprising a semiconductor die of plural separate power supply voltage domains with an integrated switch mode power supply, said method comprising steps of:
- designing a semi-custom or standard cell library based digital core and obtaining from the design automation tools power consumption estimates in various power states given known clocking rates;
- determining switch mode power supply frequency, inductance, and duty cycles for various power states given said power consumption estimates and system clocking;
- fabricating said semiconductor die for prototyping purposes, packaged without said integrated switch mode power supply;
- characterizing said prototype semiconductor die for power consumption over all operating power states and environmental conditions and process variations;
- fabricating said switch mode power supply onto final production substrates;
- trimming the output voltage fixing circuit of said switch mode power supply after a probe test to determine the output voltages at given duty cycles versus output currents defined by said semiconductor die known characterization data; and
- bonding and molding or sealing with epoxy said semiconductor die and power supply substrate into an integrated package.
15. The method of claim 14, wherein said step of trimming the output voltage fixing circuit further comprises a step of binning said final production power supply substrates into the appropriate wire-bonding assembly line to set the proper binary number offset of the output voltage fixing circuit.
16. The method of claim 14, wherein said step of trimming the output voltage fixing circuit further comprises a step of breaking fusible leads on said final production power supply substrate to set the binary number offset of the output voltage fixing circuit.
17. The method of claim 14, wherein said step of trimming the output voltage fixing circuit further comprises a step of laser trimming a printed film resistor forming a delay circuit of the output voltage fixing circuit on said final power supply substrate.
18. The method of claim 14, wherein said step of trimming the output voltage fixing circuit further comprises a step of programming a non-volatile memory with entries of clock counter values to determine duty cycle and/or switching frequency corresponding to each power state of the semiconductor die.
19. A method for design and fabrication of an integrated circuit package comprising a semiconductor die of plural separate power supply voltage domains with an integrated switch mode power supply, said method comprising steps of:
- designing a semi-custom or standard cell library based digital core and obtaining from the design automation tools power consumption estimates in various power states given known clocking rates;
- determining switch mode power supply frequency, inductance, and duty cycles for various power states given said power consumption estimates and system clocking;
- fabricating said semiconductor die for prototyping purposes, packaged without said integrated switch mode power supply;
- characterizing said prototype semiconductor die for power consumption over all operating power states and environmental conditions and process variations;
- fabricating said switch mode power supply onto final production substrates; and
- bonding and molding or sealing with epoxy said semiconductor die and assembled final power supply substrate into an integrated package.
20. A semiconductor die comprising a decoder that compares an entry from a table corresponding to a present power state of said semiconductor die to a clock counter frequency divider output to determine a duty cycle and/or switching frequency of at least one power switching transistor for an output voltage fixing circuit of a switch mode DC-to-DC converter.
21. The semiconductor die of claim 20, wherein said table used to determine said duty cycle is encoded within logic circuitry of said semiconductor die.
22. The semiconductor die of claim 20, wherein said table used to determine said duty cycle is contained within non-volatile memory.
23. The semiconductor die of claim 20, further comprising:
- at least one pad from which to accept a binary number offset for fine tuning said duty cycle and/or switching frequency, wherein said fine tuning operates by modifying said table entry being compared to the clock counter frequency divider output by said output voltage fixing circuit of said DC-to-DC converter.
24. The semiconductor die of claim 23, wherein said binary offset is a binary output of at least one analog comparator.
25. A method of design of a power supply for an integrated circuit, comprising:
- determining a prior characterization of power consumption over all operating power states, environmental conditions, and process variations of said integrated circuit; and
- providing as said power supply an output voltage fixing circuit that retains precision based on said determined power consumption characterization data of said integrated circuit.
26. The integrated circuit package of claim 1, wherein said switch mode DC-to-DC converter further comprises an inductor core and windings.
27. An integrated circuit package, comprising:
- a semiconductor die of plural separate power supply voltage domains; and
- a switch mode DC-to-DC converter, comprising: a power switching transistor; and an output voltage fixing circuit comprising a digital open-loop circuit configuration that retains precision based on power consumption characterization data of said semiconductor die.
28. The integrated circuit package of claim 27, wherein said switch mode DC-to-DC converter further comprises an inductor core and windings.
29. The integrated circuit package of claim 2, wherein said decoder compares an entry from a table, said entry based on power consumption characterization data and corresponding to the present power state of said semiconductor die, to the clock counter frequency divider output to determine a duty cycle and/or switching frequency of said power switching transistor for said output voltage fixing circuit.
30. The integrated circuit package of claim 12, wherein said substrate is fiberglass resin epoxy of type FR4-based laminate material.
31. The integrated circuit package of claim 12, wherein said switch mode DC-to-DC converter comprises an inductor core and windings.
32. An integrated circuit package, comprising:
- a substrate;
- a semiconductor die of plural separate power supply voltage domains mounted on said substrate; and
- a switch mode DC-to-DC converter comprising: a power switching transistor; and an output voltage fixing circuit configured to retain precision based on power consumption characterization data of said semiconductor die.
33. The integrated circuit package of claim 32, wherein said switch mode DC-to-DC converter further comprises an inductor core and windings.
34. The integrated circuit package of claim 32, wherein said output voltage fixing circuit comprises a digital open-loop circuit configuration requiring no feed-forward loop and no feedback loop.
35. The integrated circuit package of claim 32, wherein said substrate is fiberglass resin epoxy of type FR4-based laminate material.
36. The semiconductor die of claim 20, wherein said table entries are based on power consumption characterization data and correspond to the present power state of said semiconductor die.
37. The semiconductor die of claim 24, wherein said at least one analog comparator enables operation of said DC-to-DC converter in an energy-saving pulse skip mode.
38. The integrated circuit package of claim 2, wherein said switch mode DC-to-DC converter further comprises an inductor core and windings.
4084103 | April 11, 1978 | Burns, III et al. |
4118696 | October 3, 1978 | Warther |
4916635 | April 10, 1990 | Singer et al. |
5132606 | July 21, 1992 | Herbert |
5570276 | October 29, 1996 | Cuk et al. |
5932938 | August 3, 1999 | Shimamori |
6229292 | May 8, 2001 | Redl et al. |
6292122 | September 18, 2001 | Younis et al. |
6396725 | May 28, 2002 | Jacobs et al. |
6683767 | January 27, 2004 | Ito et al. |
6781353 | August 24, 2004 | Rozsypal |
6965221 | November 15, 2005 | Lipcsei et al. |
7007176 | February 28, 2006 | Goodfellow et al. |
7057907 | June 6, 2006 | Oh |
7098640 | August 29, 2006 | Brown |
7106039 | September 12, 2006 | Scott et al. |
7107468 | September 12, 2006 | Pullen et al. |
7152083 | December 19, 2006 | Singh |
7248027 | July 24, 2007 | Ribeiro et al. |
20050184716 | August 25, 2005 | Brown |
20080088385 | April 17, 2008 | Gizara |
20080100362 | May 1, 2008 | Gizara |
0 093 902 | November 1983 | EP |
1 783 568 | May 2007 | EP |
WO 95/34121 | December 1995 | WO |
WO 2006/013776 | February 2006 | WO |
WO 2008/048865 | April 2008 | WO |
WO 2008/060850 | May 2008 | WO |
- International Search Report for Appl. No. PCT/US07/81148, issued Apr. 22, 2008, 5 pages.
- Yanagawa et al., “PID Auto-tuning Controller Using a Single Neuron for DC Servomotor.” Industrial Electronics, 1992, Proceedings of the IEEE International Sumposium on Xian, China, May 25-29, 1992, pp. 277-280.
- Luo et al., “Mathematical Modeling of Power DC/DC Converters,” Power System Technology, 2004, Powercon 2004. 2004 International Conference on Singapore, Nov. 21-24, 2004, Piscataway, NJ, USA, IEEE, US, Nov. 21, 2004, pp. 17-22 vol. 1.
- International Search Report for Appl. No. PCT/US07/82956, issued May 8, 2008, 3 pages.
Type: Grant
Filed: Mar 6, 2006
Date of Patent: Aug 31, 2010
Inventor: Andrew Roman Gizara (Lake Forest, CA)
Primary Examiner: Shawn Riley
Attorney: Sterne, Kessler, Goldstein & Fox, PLLC.
Application Number: 11/369,161
International Classification: G06F 1/26 (20060101); G05F 1/00 (20060101); G05F 3/06 (20060101); G06G 1/00 (20060101);