Patents Issued in November 27, 2014
  • Publication number: 20140349428
    Abstract: Provided are a substrate moving unit for use with a deposition apparatus that allows a deposition material to be precisely deposited on a target site of a substrate. The substrate moving unit includes an electrostatic chuck having a first surface on which a substrate is fixable and a magnetic force applying unit disposed on a second surface of the electrostatic chuck. A deposition apparatus including the substrate moving unit, a method of manufacturing an organic light-emitting display apparatus, and an organic light-emitting display apparatus manufactured by using the method are also presented.
    Type: Application
    Filed: December 6, 2013
    Publication date: November 27, 2014
    Applicant: Samsung Display Co., Ltd.
    Inventor: Jeong-Won HAN
  • Publication number: 20140349429
    Abstract: A method for manufacturing a display unit is provided, and the method includes forming a first insulating film, forming a plurality of first electrodes on the first insulating film, forming a second insulating film on the first electrodes, forming a plurality of openings corresponding to the first electrodes, forming a plurality of organic layers formed in a shape of a stripe having notch parts, forming a second electrode on the organic layer having the notch parts is formed, and forming a protective film on the second electrode.
    Type: Application
    Filed: August 7, 2014
    Publication date: November 27, 2014
    Inventor: Masaru Yamaguchi
  • Publication number: 20140349430
    Abstract: A deposition apparatus includes a first nozzle configured to spray a first deposition material toward a substrate and a second nozzle configured to spray a second deposition material, a first deposition source configured to supply the first deposition material to the first nozzle and a second deposition source configured to supply the second deposition material to the second nozzle. The deposition apparatus further includes a barrier member disposed between the first nozzle and the second nozzle and is configured to block the first deposition material evaporated through the first nozzle from being mixed with the second deposition material evaporated through the second nozzle and a vacuum chamber configured to surround the first and second nozzles, the first and second deposition sources and the barrier member.
    Type: Application
    Filed: September 30, 2013
    Publication date: November 27, 2014
    Applicant: Samsung Display Co., Ltd.
    Inventor: DONG-CHAN KIM
  • Publication number: 20140349431
    Abstract: There is provided a process for forming a contained second layer over a first layer, including the steps: forming the first layer including a fluorinated material and having a first surface energy; treating the first layer with a priming layer; exposing the priming layer patternwise with radiation having a wavelength greater than 300 nm, resulting in exposed areas and unexposed areas; developing the priming layer to effectively remove the priming layer from the unexposed areas resulting in a first layer having a patterned priming layer, wherein the patterned priming layer has a second surface energy that is higher than the first surface energy; and forming the second layer by liquid deposition on the patterned priming layer on the first layer. The priming layer includes an aromatic amine compound and a photoinitiator.
    Type: Application
    Filed: December 20, 2012
    Publication date: November 27, 2014
    Applicant: EI DU PONT DE NEMOURS AND COMPANY
    Inventors: Adam Fennimore, Steven R. MacKara
  • Publication number: 20140349432
    Abstract: Forming an upper electrode included in an organic electroluminescent element includes: forming a first film made of a material for the upper electrode on an organic functional layer by magnetron sputtering under a first condition; and forming a second film made of the material for the upper electrode on the first film by magnetron sputtering under a second condition different from the first condition, the second film having a lower film stress than the first film.
    Type: Application
    Filed: March 8, 2013
    Publication date: November 27, 2014
    Inventors: Masaki Aonuma, Takuya Satoh, Akira Takiguchi, Yoichiro Yashiro
  • Publication number: 20140349433
    Abstract: A device for depositing an organic material includes a substrate; a mask having an opening portion and a shield portion; a fixing member for fixing the substrate and the mask to each other; a deposition source comprising a plurality of nozzles arranged in a first direction and configured to spray the organic material; and a plurality of shield plates near the plurality of nozzles on the deposition source. An angle ? between the substrate and a line extended from a distal end of one of the nozzles to a center of a distal end of a corresponding one of the shield plates is greater than or equal to a taper angle ? of the shield portion of the mask.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventors: Seung-Ho Choi, Hyun Choi, Sung-Gon Kim, Min-Gyu Seo
  • Publication number: 20140349434
    Abstract: A method of fabricating electrical connections in an integrated MEMS device is disclosed. The method comprises forming a MEMS wafer. Forming a MEMS wafer includes forming one cavity in a first semiconductor layer, bonding the first semiconductor layer to a second semiconductor layer with a dielectric layer disposed between the first semiconductor layer and the second semiconductor layer, and etching at least one via through the second semiconductor layer and the dielectric layer and depositing a conductive material on the second semiconductor layer and filling the at least one via. Forming a MEMS wafer also includes patterning and etching the conductive material to form one standoff and depositing a germanium layer on the conductive material, patterning and etching the germanium layer, and patterning and etching the second semiconductor layer to define one MEMS structure. The method also includes bonding the MEMS wafer to a base substrate.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventors: Kegang HUANG, Jongwoo SHIN, Martin LIM, Michael Julian DANEMAN, Joseph SEEGER
  • Publication number: 20140349435
    Abstract: A thermoelectric semiconductor includes a matrix element that forms a matrix, and a dopant element having an atomic radius that is at least 1.09 times as large as the atomic radius of the matrix element.
    Type: Application
    Filed: January 25, 2013
    Publication date: November 27, 2014
    Applicants: ADMATECHS COMPANY LIMITED, TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Junya Murai, Yoshinori Okawauchi
  • Publication number: 20140349436
    Abstract: A micron gap thermo-photo-voltaic device including a photovoltaic substrate, a heat source substrate, and a plurality of spacers separating the photovoltaic substrate from the heat source substrate by a submicron gap. Each spacer includes an elongated thin-walled structure disposed in a well formed in the heat source substrate and having a top surface less than a micron above the heat source substrate. Also disclosed are methods of making the spacers.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventor: Paul Greiff
  • Publication number: 20140349437
    Abstract: In image sensors and methods of manufacturing the same, a substrate has a photoelectric conversion area, a floating diffusion area and a recess between the photoelectric conversion area and the floating diffusion area. A plurality of photodiodes is vertically arranged inside the substrate in the photoelectric conversion area. A transfer transistor is arranged along a surface profile of the substrate having the recess and configured to transfer electric charges generated from the plurality of photodiodes to the floating diffusion area. The transfer transistor includes a gate insulation pattern on a sidewall and a bottom of the recess and on a surface of the substrate around the recess, and a gate conductive pattern including polysilicon doped with impurities and positioned on the gate insulation pattern along the surface profile of the substrate having the recess, wherein a cavity is in an upper surface of the gate conductive pattern.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventor: Ihara HISANORI
  • Publication number: 20140349438
    Abstract: The performances and durability of a diaphragm sheet of a solar cell laminator are enhanced, and a favorable lamination work is stably performed over a long period of time. In addition, by stably performing sufficient and uniform lamination over a long period of time, a high-quality module is stably manufactured over a long period of time. A solar cell module is manufactured by using a diaphragm sheet formed of a composition containing an ethylene-propylene-diene rubber (EPDM), which is low in creep deformation and high in durability against an organic peroxide and a silane coupling agent.
    Type: Application
    Filed: August 6, 2014
    Publication date: November 27, 2014
    Inventors: HIDENARI NAKAHAMA, HIROTAKA IIDA, HIROSHI NAKANO
  • Publication number: 20140349439
    Abstract: A method of manufacturing an electronic device includes forming a structure including a member, and a first film arranged on at least a surface of the member, the member including an insulating film, a passivation film arranged on the insulating film and having an upper surface, and a trench positioned from the passivation film to the insulating film; forming a second film to cover the first film; and patterning the second film by a photolithography process using a photomask. In the forming the second film, an alignment mark including a concave portion corresponding to the trench is formed in a region above the trench in the second film. In the patterning the second film, the photomask is aligned with the structure by using the alignment mark.
    Type: Application
    Filed: May 13, 2014
    Publication date: November 27, 2014
    Applicant: CANON KABUSHIKI KAISHA
    Inventors: Masahiko Kondo, Masaki Kurihara
  • Publication number: 20140349440
    Abstract: A method of planarizing a member is provided. The method includes forming the member and polishing a top face of the member. The forming the member includes forming a resist layer which varies in thickness and performing an etch-back process. The etch-back process removes the resist layer and adjusts amounts to be removed by the polishing from respective locations of the member.
    Type: Application
    Filed: May 14, 2014
    Publication date: November 27, 2014
    Applicant: CANON KABUSHIKI KAISHA
    Inventor: Atsushi Kanome
  • Publication number: 20140349441
    Abstract: One embodiment of the present invention provides a solar cell. The solar cell includes a photovoltaic structure, a transparent-conductive-oxide (TCO) layer situated above the photovoltaic structure, and a front-side metal grid situated above the TCO layer. The TCO layer is in contact with the front surface of the photovoltaic structure. The metal grid includes at least one of: Cu and Ni.
    Type: Application
    Filed: August 7, 2014
    Publication date: November 27, 2014
    Inventors: Jianming Fu, Zheng Xu, Chentao Yu, Jiunn Benjamin Heng
  • Publication number: 20140349442
    Abstract: A thin film type solar cell and a method for manufacturing the same is disclosed, the thin film type solar cell including a front electrode formed on a substrate; a semiconductor layer formed on the front electrode; a transparent conductive layer formed on the semiconductor layer; a rear electrode formed over the transparent conductive layer; and a buffer layer, formed between the transparent conductive layer and the rear electrode, for reducing an electric resistance of the rear electrode and enhancing an adhesive strength between the transparent conductive layer and the rear electrode.
    Type: Application
    Filed: August 7, 2014
    Publication date: November 27, 2014
    Applicant: JUSUNG ENGINEERING CO., LTD.
    Inventor: Jae Ho KIM
  • Publication number: 20140349443
    Abstract: One embodiment is a method for manufacturing a stacked oxide material, including the steps of forming an oxide component over a base component; forming a first oxide crystal component which grows from a surface toward an inside of the oxide component by heat treatment, and leaving an amorphous component just above a surface of the base component; and stacking a second oxide crystal component over the first oxide crystal component. In particular, the first oxide crystal component and the second oxide crystal component have common c-axes. Same-axis (axial) growth in the case of homo-crystal growth or hetero-crystal growth is caused.
    Type: Application
    Filed: June 5, 2014
    Publication date: November 27, 2014
    Inventor: Shunpei YAMAZAKI
  • Publication number: 20140349444
    Abstract: A minute transistor and the method of manufacturing the minute transistor. A source electrode layer and a drain electrode layer are each formed in a corresponding opening formed in an insulating layer covering a semiconductor layer. The opening of the source electrode layer and the opening of the drain electrode layer are formed separately in two distinct steps. The source electrode layer and the drain electrode layer are formed by depositing a conductive layer over the insulating layer and in the openings, and subsequently removing the part located over the insulating layer by polishing. This manufacturing method allows for the source electrode later and the drain electrode layer to be formed close to each other and close to a channel forming region of the semiconductor layer. Such a structure leads to a transistor having high electrical characteristics and a high manufacturing yield even in the case of a minute structure.
    Type: Application
    Filed: August 7, 2014
    Publication date: November 27, 2014
    Inventors: Toshihiko SAITO, Atsuo ISOBE, Kazuya HANAOKA, Sho NAGAMATSU
  • Publication number: 20140349445
    Abstract: Provided are a display substrate, a display device, and a method of manufacturing the display substrate. The display substrate includes: a substrate in which a pixel region is defined; a gate electrode and a gate pad are formed on the substrate; a gate insulating layer formed on the gate electrode and the gate pad; a buffer layer pattern overlaps the gate electrode and is formed on the gate insulating layer; an insulating film pattern formed on the buffer layer pattern; an oxide semiconductor pattern formed on the insulating film pattern; a source electrode formed on the oxide semiconductor pattern; and a drain electrode formed on the oxide semiconductor pattern and is separated from the source electrode.
    Type: Application
    Filed: August 8, 2014
    Publication date: November 27, 2014
    Inventors: Seung-Ha CHOI, Kyoung-Jae CHUNG, Woo-Geun LEE
  • Publication number: 20140349446
    Abstract: Materials, and methods that use such materials, that are useful for forming chip stacks, chip and wafer bonding and wafer thinning are disclosed. Such methods and materials provide strong bonds while also being readily removed with little or no residues.
    Type: Application
    Filed: August 12, 2014
    Publication date: November 27, 2014
    Applicant: PROMERUS, LLC
    Inventors: CHRISTOPHER APANIUS, ROBERT A. SCHICK, HENDRA NG, ANDREW BELL, WEI ZHANG, PHILLIP S. NEAL
  • Publication number: 20140349447
    Abstract: To stably remove a resin body formed in a supply route of a resin in a sealing step. A leadframe has, in a sub-runner portion thereof, a sub-through-hole. The sub-through-hole has, along a first direction along which the sub-runner portion extends, a first portion located on the side of a main-runner portion and a second portion located on the side of a gate portion relative to the first portion. In a plan view, an opening width of the sub-through-hole in the first direction is greater than that of the sub-through-hole in a second direction perpendicular to the first direction. In a plan view, an opening width of the sub-through-hole in the second direction gradually decreases from the first portion to an end portion of the second portion on the side of the gate portion.
    Type: Application
    Filed: May 20, 2014
    Publication date: November 27, 2014
    Applicant: Renesas Electronics Corporation
    Inventors: Hiroshi Fujii, Shigeki Tanaka, Kazuaki Yoshida
  • Publication number: 20140349448
    Abstract: Silicon-based circuitry is dissolved or otherwise disabled in a controlled manner by reactive materials provided beneath the insulating layer on which the circuitry is formed. Heat and/or light induced acid generating materials are provided for corroding one or more circuitry components. Additionally and/or alternatively, gas-producing materials are deposited in compartments beneath the insulating layer. The gas-producing materials cause pressure to rise within the compartments, damaging the chip. Chemical reactions within the chip may be facilitated by heating elements and/or light generating elements embedded within the chip and actuated by triggering circuits.
    Type: Application
    Filed: June 24, 2013
    Publication date: November 27, 2014
    Inventors: Ali Afzali-Ardakani, Bahman Hekmatshoartabari, Ali Khakifirooz, Davood Shahrjerdi
  • Publication number: 20140349449
    Abstract: Portions of a top compound semiconductor layer are recessed employing a gate electrode as an etch mask to form a source trench and a drain trench. A low temperature epitaxy process is employed to deposit a semiconductor material including at least one elemental semiconductor material in the source trench and the drain trench. Metallization is performed on physically exposed surfaces of the elemental semiconductor material portions in the source trench and the drain trench by depositing a metal and inducing interaction with the metal and the at least one elemental semiconductor material. A metal semiconductor alloy of the metal and the at least one elemental semiconductor material can be performed at a temperature lower than 600° C. to provide a high electron mobility transistor with a well-defined device profile and reliable metallization contacts.
    Type: Application
    Filed: September 6, 2013
    Publication date: November 27, 2014
    Applicant: International Business Machines Corporation
    Inventors: Anirban Basu, Bahman Hekmatshoartabari, Davood Shahrjerdi
  • Publication number: 20140349450
    Abstract: Techniques for providing a semiconductor memory device are disclosed. In one particular exemplary embodiment, the techniques may be realized as an apparatus including a first region and a second region. The apparatus may also include a body region disposed between the first region and the second region and capacitively coupled to a plurality of word lines, wherein each of the plurality of word lines is capacitively coupled to different portions of the body region.
    Type: Application
    Filed: August 13, 2014
    Publication date: November 27, 2014
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Serguei OKHONIN, Viktor KOLDIAEV, Mikhail NAGOGA, Yogesh LUTHRA
  • Publication number: 20140349451
    Abstract: A complementary metal oxide semiconductor (CMOS) device including a substrate including a first active region and a second active region, wherein each of the first active region and second active region of the substrate are separated by from one another by an isolation region. A n-type semiconductor device is present on the first active region of the substrate, in which the n-type semiconductor device includes a first portion of a gate structure. A p-type semiconductor device is present on the second active region of the substrate, in which the p-type semiconductor device includes a second portion of the gate structure. A connecting gate portion provides electrical connectivity between the first portion of the gate structure and the second portion of the gate structure. Electrical contact to the connecting gate portion is over the isolation region, and is not over the first active region and/or the second active region.
    Type: Application
    Filed: May 30, 2014
    Publication date: November 27, 2014
    Applicant: International Business Machines Corporation
    Inventors: Yue Liang, Dureseti Chidambarrao, Brian J. Greene, William K. Henson, Unoh Kwon, Shreesh Narasimha, Xiaojun Yu
  • Publication number: 20140349452
    Abstract: A method for manufacturing a semiconductor device is provided. A first stack structure and a second stack structure are formed to respectively cover a portion of a first fin structure and a second fin structure. Subsequently, a spacer is respectively formed on the sidewalls of the fin structures through an atomic layer deposition process and the composition of the spacers includes silicon carbon nitride. Afterwards, a interlayer dielectric is formed and etched so as to expose the hard mask layers. A mask layer is formed to cover the second stack structure and a portion of the dielectric layer. Later, the hard mask layer in the first stack structure is removed under the coverage of the mask layer. Then, a dummy layer in the first stack structure is replaced with a conductive layer.
    Type: Application
    Filed: May 22, 2013
    Publication date: November 27, 2014
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Jun-Jie Wang, Po-Chao Tsao, Chia-Jui Liang, Shih-Fang Tzou, Chien-Ting Lin
  • Publication number: 20140349453
    Abstract: Memory devices include a plurality of elongate gate stacks extending in parallel on a substrate and at least one insulation region disposed in a trench between adjacent ones of the gate stacks. The at least one insulation region has linear first portions having a first width and widened second portions having a second width greater than the first width. A common source region is disposed in the substrate underlying the at least one insulation region. The devices further include respective conductive plugs passing through respective ones of the widened second portions of the at least one insulation region and electrically connected to the common source region and at least one strapping line disposed on the conductive plugs between the adjacent ones of the gate stacks and in direct contact with the conductive plugs.
    Type: Application
    Filed: August 8, 2014
    Publication date: November 27, 2014
    Inventors: Bongyong Lee, Sang-Hoon Kim, Ae-Jeong Lee, Dongchan Kim
  • Publication number: 20140349454
    Abstract: Methods are disclosed that include selectively etching diffused regions to form recesses in semiconductor material, and forming charge storage structures in the recesses. Additional embodiments are disclosed.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventors: Alex Schrinsky, Anish Khandekar, Pavan Aella, Niraj B. Rana
  • Publication number: 20140349455
    Abstract: In a semiconductor memory device, a plurality of control gates is stacked in a first region and a second region of a substrate. A plurality of interlayer insulating layers is stacked in a portion of the second region of the substrate. Each interlayer insulating layer is formed at the same level as a corresponding one of the control gates. A plurality of sub-control gates is stacked in the first and second regions region of the substrate and interposed between the control gates and the interlayer insulating layers. A common node penetrates the interlayer insulating layers and the sub-control gates.
    Type: Application
    Filed: August 4, 2014
    Publication date: November 27, 2014
    Inventor: Young Soo AHN
  • Publication number: 20140349456
    Abstract: A trench power MOSFET structure and fabrication method thereof is provided. The fabrication method comprises following process. First, form an isolating trench. Then, form at least two doped regions around the isolating trench. The doped regions are adjacent and the doping concentrations of two doped regions are different. Form an isolating structure in the isolating trench. Wherein, the junction profiles of the two doped regions are made by on implantation method for moderate the electric field distribution and decreasing the conduction loss.
    Type: Application
    Filed: April 21, 2014
    Publication date: November 27, 2014
    Applicant: SUPER GROUP SEMICONDUCTOR CO., LTD.
    Inventors: Hsiu-Wen HSU, Chun-Ying YEH, Yuan-Ming LEE
  • Publication number: 20140349457
    Abstract: Some embodiments include apparatus and methods having a base; a memory cell including a body, a source, and a drain; and an insulation material electrically isolating the body, the source, and the drain from the base, where the body is configured to store information. The base and the body include bulk semiconductor material. Additional apparatus and methods are described.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventor: Paul Grisham
  • Publication number: 20140349458
    Abstract: A device includes a semiconductor fin over a substrate, a gate dielectric on sidewalls of the semiconductor fin, and a gate electrode over the gate dielectric. A source/drain region is on a side of the gate electrode. A dislocation plane is in the source/drain region.
    Type: Application
    Filed: August 12, 2014
    Publication date: November 27, 2014
    Inventors: Zhiqiang Wu, Wen-Hsing Hsieh, Hua Feng Chen, Ting-Yun Wu, Carlos H. Diaz, Tzer-Min Shen, Ya-Yun Cheng
  • Publication number: 20140349459
    Abstract: A structure has at least one field effect transistor having a gate stack disposed between raised source drain structures that are adjacent to the gate stack. The gate stack and raised source drain structures are disposed on a surface of a semiconductor material. The structure further includes a layer of field dielectric overlying the gate stack and raised source drain structures and first contact metal and second contact metal extending through the layer of field dielectric. The first contact metal terminates in a first trench formed through a top surface of a first raised source drain structure, and the second contact metal terminates in a second trench formed through a top surface of a second raised source drain structure. Each trench has silicide formed on sidewalls and a bottom surface of at least a portion of the trench. Methods to fabricate the structure are also disclosed.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventors: Kangguo Cheng, Bruce B. Doris, Ali Khakifirooz, Pranita Kerber, Christian Lavoie
  • Publication number: 20140349460
    Abstract: The substrate is provided with a first semiconducting area partially covered by a first masking pattern to define a protected surface and an open surface. A continuous layer of silicon-germanium is deposited in non-selective manner on the first semiconducting area and on the first gate pattern. The continuous silicon-germanium layer forms an interface with the first semiconducting area. A diffusion/condensation annealing is performed to make the germanium atoms diffuse from the silicon-germanium layer to the open surface of the first semiconducting area. The masking pattern is a gate stack of the transistor or is used to define the shape of the gate stack in an electrically insulating layer so as to form a self-aligned gate stack with the source and drain areas.
    Type: Application
    Filed: May 6, 2014
    Publication date: November 27, 2014
    Inventors: Maud VINET, Laurent GRENOUILLET, Yves MORAND
  • Publication number: 20140349461
    Abstract: A method for using a metal bilayer is disclosed. First, a bottom electrode is provided. Second, a dielectric layer which is disposed on and is in direct contact with the lower electrode is provided. Then, a metal bilayer which serves as a top electrode in a capacitor is provided. The metal bilayer is disposed on and is in direct contact with the dielectric layer. The metal bilayer consists of a noble metal in direct contact with the dielectric layer and a metal nitride in direct contact with the noble metal.
    Type: Application
    Filed: August 13, 2014
    Publication date: November 27, 2014
    Inventors: Vassil Antonov, Vishwanath Bhat, Chris Carlson
  • Publication number: 20140349462
    Abstract: A semiconductor substrate (1) is provided with a structure (3) on an upper side (2), and an additional substrate (4) provided for handling the semiconductor substrate is likewise structured on an upper side (5). The structuring of the additional substrate takes place in at least partial correspondence with the structure of the semiconductor substrate. The structured upper sides of the semiconductor substrate and the additional substrate are positioned such that they face one another and are permanently connected to one another. Subsequently, the semiconductor substrate is thinned from the rear side (6), and the additional substrate is removed at least to such a degree that the structure of the semiconductor substrate is exposed to the extent required for the further use.
    Type: Application
    Filed: September 18, 2012
    Publication date: November 27, 2014
    Applicant: ams AG
    Inventors: Bernhard Stering, Jörg Siegert, Bernhard Löffler
  • Publication number: 20140349463
    Abstract: The present invention provides a method for improving anti-radiation performance of SOI structure comprising following steps: implementing particle implantations of high-energy neutrons, protons and ?-rays to an SOI structure, and then performing annealing process. The present invention aims to improving anti-radiation performance of SOI devices by means of introducing displacement damage into a buried oxide layer through implantation of high-energy particles.
    Type: Application
    Filed: October 25, 2012
    Publication date: November 27, 2014
    Inventors: Yinxue Lv, Jinshun Bi, Jiajun Luo, Zhengsheng Han, Tianchun Ye
  • Publication number: 20140349464
    Abstract: A method for forming dual shallow trench isolation (STI) structure, which includes a first etching process for forming a deep STI structure in a logic region using a hard mask layer as a mask and a second etching process for forming a shallow STI structure in a pixel region using a photoresist as a mask. Independence between these two etching processes can avoid the prior art problems of double slope profile of the sidewalls of the deep STI structure and a thickness inconsistency of the hard mask layer between on the pixel region and on the logic region.
    Type: Application
    Filed: October 16, 2013
    Publication date: November 27, 2014
    Applicant: Shanghai Huali Microelectronics Corporation
    Inventors: Yushu YANG, Wei QIN, Haihui HUANG
  • Publication number: 20140349465
    Abstract: A joining device for joining substrates with an intermolecular force includes a first holding unit configured to hold a first substrate on a lower surface thereof, a second holding unit installed below the first holding unit and configured to hold a second substrate on an upper surface thereof, and a temperature adjustment mechanism configured to adjust a temperature of the first substrate before the first substrate is held in the first holding unit and a temperature of the second substrate before the second substrate is held in the second holding unit to a predetermined temperature.
    Type: Application
    Filed: May 19, 2014
    Publication date: November 27, 2014
    Applicant: TOKYO ELECTRON LIMITED
    Inventors: Masahiro YAMAMOTO, Shintaro SUGIHARA, Hajime FURUYA
  • Publication number: 20140349466
    Abstract: A method for forming a wafer supporting structure comprises growing a single crystal using a floating zone crystal growth process, forming a silicon ingot having an oxygen concentration equal to or less than 1 parts-per-million-atomic (ppma), slicing a wafer from the silicon ingot, cutting portions of the wafer to form a supporting structure through a mechanical lathe and applying a high temperature anneal process to the supporting structure.
    Type: Application
    Filed: May 24, 2013
    Publication date: November 27, 2014
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: An-Li Ho, Chi-En Huang, Yi Jia Chen, Pu-Fang Chen, Cary Chia-Chung Lo
  • Publication number: 20140349467
    Abstract: A semiconductor process includes the following steps. Two gates are formed on a substrate. A recess is formed in the substrate beside the gates. A surface modification process is performed on a surface of the recess to modify the shape of the recess and change the contents of the surface.
    Type: Application
    Filed: May 27, 2013
    Publication date: November 27, 2014
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Ming-Hua Chang, Chun-Yuan Wu, Chin-Cheng Chien, Tien-Wei Yu, Yu-Shu Lin, Szu-Hao Lai
  • Publication number: 20140349468
    Abstract: The present disclosure provides a method for filling a trench formed on an insulating film of a workpiece. The method includes forming a first impurity-containing amorphous silicon film on a wall surface which defines the trench, forming a second amorphous silicon film on the first amorphous silicon film, and annealing the workpiece after the second amorphous silicon film is formed.
    Type: Application
    Filed: May 23, 2014
    Publication date: November 27, 2014
    Applicant: TOKYO ELECTRON LIMITED
    Inventors: Daisuke SUZUKI, Kazuya TAKAHASHI, Mitsuhiro OKADA, Katsuhiko KOMORI, Satoshi ONODERA
  • Publication number: 20140349469
    Abstract: This disclosure provides systems, methods and apparatus for processing multiple substrates in a processing tool. An apparatus for processing substrates can include a process chamber, a common reactant source, and a common exhaust pump. The process chamber can be configured to process multiple substrates. The process chamber can include a plurality of stacked individual subchambers. Each subchamber can be configured to process one substrate. The common reactant source can be configured to provide reactant to each of the subchambers in parallel. The common exhaust pump can be connected to each of the subchambers.
    Type: Application
    Filed: May 22, 2013
    Publication date: November 27, 2014
    Applicant: QUALCOMM MEMS TECHNOLOGIES, INC.
    Inventors: Teruo Sasagawa, Sandeep K. Giri, Ana R. Londergan, Shih-chou Chiang
  • Publication number: 20140349470
    Abstract: A Schottky diode includes a deep well formed in a substrate, an isolation layer formed in the substrate, a first conductive type guard ring formed in the deep well along an outer sidewall of the isolation layer and located at a left side of the isolation layer, a second conductive type well formed in the deep well along the outer sidewall of the isolation layer and located at a right side of the isolation layer, an anode electrode formed over the substrate and coupled to the deep well and the guard ring, and a cathode electrode formed over the substrate and coupled to the well. A part of the guard ring overlaps the isolation layer.
    Type: Application
    Filed: August 7, 2014
    Publication date: November 27, 2014
    Applicant: MAGNACHIP SEMICONDUCTOR, LTD.
    Inventor: Jin-Yeong Son
  • Publication number: 20140349471
    Abstract: Some embodiments relate to an integrated circuit (IC). The IC includes a semiconductor substrate having an upper surface with a source region and drain region proximate thereto. A channel region is disposed in the substrate between the source region and the drain region. A gate electrode is disposed over the channel region and separated from the channel region by a gate dielectric. Sidewall spacers are formed about opposing sidewalls of the gate electrode. Upper outer edges of the sidewall spacers extend outward beyond corresponding lower outer edges of the sidewall spacers. A liner is disposed about opposing sidewalls of the sidewall spacers and has a first thickness at an upper portion of liner and a second thickness at a lower portion of the liner. The first thickness is less than the second thickness. Other embodiments are also disclosed.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventors: Chih-Wei Chiang, Kuang-Cheng Wu, Wen-Long Lee, Po-Hsiung Leu, Ding-I Liu
  • Publication number: 20140349472
    Abstract: A MONOS Charge-Trapping flash (CTF), with record thinnest 3.6 nm ENT trapping layer, has a large 3.1 V 10-year extrapolated retention window at 125° C. and excellent 106 endurance at a fast 100 ?s and ±16 V program/erase. This is achieved using As+-implanted higher ? trapping layer with deep 5.1 eV work-function of As. In contrast, the un-implanted device only has a small 10-year retention window of 1.9 V at 125° C. A MoN—[SiO2—LaAlO3]—[Ge—HfON]—[LaAlO3—SiO2]—Si CTF device is also provided with record-thinnest 2.5-nm Equivalent-Si3N4-Thickness (ENT) trapping layer, large 4.4 V initial memory window, 3.2 V 10-year extrapolated retention window at 125° C., and 3.6 V endurance window at 106 cycles, under very fast 100 ?s and low ±16 V program/erase. These were achieved using Ge reaction with HfON trapping layer for better charge-trapping and retention.
    Type: Application
    Filed: August 8, 2014
    Publication date: November 27, 2014
    Inventors: Albert Chin, Chun-Yang Tsai
  • Publication number: 20140349473
    Abstract: The disclosure relates to a dummy gate electrode of a semiconductor device. An embodiment comprises a substrate comprising a first surface; an insulation region covering a portion of the first surface, wherein the top of the insulation region defines a second surface; and a dummy gate electrode over the second surface, wherein the dummy gate electrode comprises a bottom and a base broader than the bottom, wherein a ratio of a width of the bottom to a width of the base is from about 0.5 to about 0.9.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventors: Jr-Jung Lin, Chih-Han Lin, Ming-Ching Chang
  • Publication number: 20140349474
    Abstract: A semiconductor device according to an embodiment of the present invention includes fuse patterns spaced apart from each other by a predetermined distance over a first interlayer insulation film; a second interlayer insulation film disposed between the fuse patterns over the first interlayer insulation film; and a capping film pattern formed over the fuse patterns and the second interlayer insulation films, the capping film pattern including a slot exposing the second interlayer insulation film.
    Type: Application
    Filed: August 12, 2014
    Publication date: November 27, 2014
    Inventors: Jeong Youl KIM, Ki Soo CHOI
  • Publication number: 20140349475
    Abstract: An electronic device comprising a bond pad on a substrate and a wire bonded to the bond pad.
    Type: Application
    Filed: May 21, 2014
    Publication date: November 27, 2014
    Applicant: LSI Corporation
    Inventors: John M. DeLucca, Ronald J. Weachock, Barry J. Dutt, Frank A. Baiocchi, John W. Osenbach
  • Publication number: 20140349476
    Abstract: The present invention provides a manufacturing method of a semiconductor device, at least containing the following steps: first, a substrate is provided, wherein a first dielectric layer is formed on the substrate, at least one metal gate is formed in the first dielectric layer and at least one source drain region (S/D region) is disposed on two sides of the metal gate, at least one first trench is then formed in the first dielectric layer, exposing parts of the S/D region. The manufacturing method for forming the first trench further includes performing a first photolithography process through a first photomask and performing a second photolithography process through a second photomask, and at least one second trench is formed in the first dielectric layer, exposing parts of the metal gate, and finally, a conductive layer is filled in each first trench and each second trench.
    Type: Application
    Filed: May 27, 2013
    Publication date: November 27, 2014
    Inventors: Chieh-Te Chen, Yu-Tsung Lai, Hsuan-Hsu Chen, Feng-Yi Chang, Chih-Sen Huang, Ching-Wen Hung
  • Publication number: 20140349477
    Abstract: Disclosed herein are methods of filling a 3-D structure of a semiconductor substrate with a tungsten-containing material. The 3-D structure may include sidewalls, a plurality of openings in the sidewalls leading to a plurality of features having a plurality of interior regions. The methods may include depositing a first layer of the tungsten-containing material within the 3-D structure such that the first layer partially fills a plurality of interior regions of the 3-D structure, etching vertically and horizontally after depositing the first layer, and depositing a second layer of the tungsten-containing material within the 3-D structure after the vertical and horizontal etching such that the second layer fills at least a portion of the interior regions left unfilled by the first layer. Also disclosed herein are apparatuses for filling a 3-D structure of a semiconductor substrate with a tungsten-containing material having a controller with instructions for etching vertically and horizontally.
    Type: Application
    Filed: May 22, 2014
    Publication date: November 27, 2014
    Inventors: Anand Chandrashekar, Joydeep Guha, Raashina Humayun, Hua Xiang