Elemental Semiconductor Patents (Class 438/178)
-
Patent number: 7951645Abstract: A power module with low thermal resistance buffers the stress put on a substrate during a package molding operation to virtually always prevent a fault in the substrate of the module. The power module includes a substrate, a conductive adhesive layer formed on the substrate, a device layer comprising a support tab, a power device, and a passive device which are formed on the conductive adhesive layer, and a sealing material hermetically sealing the device layer. The support tab is buffers the stress applied by a support pin to the substrate, thereby virtually always preventing a ceramic layer included in the substrate from cracking or breaking. As a result, a reduction in the isolation breakdown voltage of the substrate is virtually always prevented and the failure of the entire power module is do to a reduction in the breakdown voltage of the substrate is virtually always prevented.Type: GrantFiled: February 9, 2010Date of Patent: May 31, 2011Assignee: Fairchild Korea Semiconductor, LtdInventors: Keun-hyuk Lee, O-seob Jeon, Seung-won Lim
-
Patent number: 7700422Abstract: A memory array having a plurality of resistance variable memory units and method for forming the same are provided. Each memory unit includes a first electrode, a resistance variable material over the first electrode, and a first second-electrode over the resistance variable material. The first second-electrode is associated with the first electrode to define a first memory element. Each memory unit further includes a second second-electrode over the resistance variable material. The second-second electrode is associated with the first electrode to define a second memory element.Type: GrantFiled: October 25, 2006Date of Patent: April 20, 2010Assignee: Micron Technology, Inc.Inventor: Jon Daley
-
Patent number: 7608503Abstract: A method of forming a memory cell comprises forming a stack comprising a first electrode, an insulating layer over the first electrode, and a second electrode over the insulating layer, with a side wall on the stack. A side wall spacer comprising a programmable resistive material in electrical communication with the first and second electrodes is formed. The side wall spacer is formed by depositing a layer of programmable resistive material over the side wall of the stack, anisotropically etching the layer of programmable resistive material to remove it in areas away from the side wall, and selectively etching the programmable resistive material according to a pattern to define the width of the side wall spacer. In embodiments described herein, the width is about 40 nanometers or less.Type: GrantFiled: November 21, 2005Date of Patent: October 27, 2009Assignee: Macronix International Co., Ltd.Inventors: Hsiang Lan Lung, Shih-Hung Chen, Yi-Chou Chen
-
Patent number: 7569445Abstract: A semiconductor device including a gate located over a semiconductor substrate and a source/drain region located adjacent the gate. The source/drain region is bounded by an isolation structure that includes a constricted current passage between the gate and the source/drain region.Type: GrantFiled: October 15, 2007Date of Patent: August 4, 2009Assignee: Agere Systems Inc.Inventor: Yehuda Smooha
-
Patent number: 7534675Abstract: Techniques for the fabrication of field-effect transistors (FETs) having nanowire channels are provided. In one aspect, a method of fabricating a FET is provided comprising the following steps. A substrate is provided having a silicon-on-insulator (SOI) layer. At least one nanowire is deposited over the SOI layer. A sacrificial gate is formed over the SOI layer so as to cover a portion of the nanowire that forms a channel region. An epitaxial semiconductor material is selectively grown from the SOI layer that covers the nanowire and attaches the nanowire to the SOI layer in a source region and in a drain region. The sacrificial gate is removed. An oxide is formed that divides the SOI layer into at least two electrically isolated sections, one section included in the source region and the other section included in the drain region. A gate dielectric layer is formed over the channel region. A gate is formed over the channel region separated from the nanowire by the gate dielectric layer.Type: GrantFiled: September 5, 2007Date of Patent: May 19, 2009Assignee: International Business Machiens CorporationInventors: Sarunya Bangsaruntip, Guy Moshe Cohen, Katherine Lynn Saenger
-
Patent number: 7456057Abstract: A semiconductor-on-insulator structure including first and second layers which are attached to one another either directly or through one or more intermediate layers. The first layer includes a substantially single crystal germanium semiconductor material while the second layer comprises a glass or a glass-ceramic material having a linear coefficient thermal of expansion (25-300° C.) which is within the range of +/?20×10?7/° C. of the linear coefficient thermal of expansion of the germanium first layer.Type: GrantFiled: May 1, 2006Date of Patent: November 25, 2008Assignee: Corning IncorporatedInventors: Kishor Purushottam Gadkaree, Paul Stephen Danielson, Matthew John Dejneka, Josef Chauncey Lapp, Linda Ruth Pinckney
-
Patent number: 7449374Abstract: Integrated circuits are oriented on a substrate at an angle that is rotated between 5 to 40 degrees from a direction parallel or perpendicular to a preferred crystalline plane direction, such as the cleavage plane, of the substrate. Parameters such as stress and mobility of transistors may be optimized by adjusting the angle of rotation of the substrate. For a rotated substrate CMOS device design, other stress control measures may be used, such as a stress control or tensile liner, over an NMOS transistor, PMOS transistor, or both, to further adjust the stress and improve performance.Type: GrantFiled: February 23, 2007Date of Patent: November 11, 2008Assignees: Infineon Technologies AG, Internatioanl Business Machines CorporationInventors: Matthias Hierlemann, Chun-Yung Sung, Brian J. Greene, Manfred Eller
-
Patent number: 7427541Abstract: A structure to form an energy well within a Carbon nanotube is described. The structure includes a doped semiconductor region and an undoped semiconductor region. The Carbon nanotube is between the doped semiconductor region and the undoped semiconductor region. The structure also includes a delta doped semiconductor region. The undoped semiconductor region is between the Carbon nanotube and the delta doped region. The delta doped semiconductor region is doped opposite that of the doped semiconductor region.Type: GrantFiled: December 12, 2006Date of Patent: September 23, 2008Assignee: Intel CorporationInventors: Suman Datta, Marko Radosavljevic, Brian Doyle, Jack Kavalieros, Justin Brask, Amlan Majumdar, Robert S. Chau
-
Patent number: 7351625Abstract: According to some embodiments of the invention, there is provided recessed transistors without semiconductor substrate fences formed on the sidewalls of a device isolation layer and methods of forming the same. The recessed transistors and methods provide a way of removing the fences of the semiconductor substrate from the sidewalls of the device isolation layer to increase the effective width of a channel region. The recessed transistors and methods include forming the device isolation layer on the semiconductor substrate to isolate an active region. Further, a channel-portion hole is formed in the active region so that the sidewall height of the channel-portion hole is greater in a width direction of the active region than in a length direction thereof. A gate pattern may further be formed across the active region such that it fills the channel-portion hole.Type: GrantFiled: April 27, 2006Date of Patent: April 1, 2008Assignee: Samsung Electronics Co., Ltd.Inventor: Gyong-Sub Im
-
Publication number: 20040173790Abstract: A method of forming a strained-silicon-on-insulator substrate is disclosed. A target wafer includes an insulator layer on a substrate. A donor wafer includes a bulk semiconductor substrate having a lattice constant different from a lattice constant of silicon and a strained silicon layer formed on the bulk semiconductor substrate. The top surface of the donor wafer is bonded to the top surface of the target wafer. The strained silicon layer is then separated from the donor wafer so that the strained silicon layer adheres to the target wafer. The bond between the strained silicon layer and the target wafer can then be strengthened.Type: ApplicationFiled: March 5, 2003Publication date: September 9, 2004Inventors: Yee-Chia Yeo, Wen-Chin Lee
-
Patent number: 6744104Abstract: A gate electrode of an n-channel IGFET includes a first region composed of at least a first IV group element and a second IV group element which are different from each other, and a second region composed of the first IV group element. Similarly, a gate electrode of a p-channel IGFET includes first and second regions. For example, the first region is made of SiGe while the second region is made of Si. In both of the n-channel and P-channel IGFET, silicide electrodes are formed on the gate electrodes 4N and 4P through silicidation of at least parts of the second regions.Type: GrantFiled: November 16, 1999Date of Patent: June 1, 2004Assignee: Kabushiki Kaisha ToshibaInventors: Nobutoshi Aoki, Ichiro Mizushima, Kazuya Ohuchi
-
Patent number: 6548333Abstract: High electron mobility transistors (HEMTs) and methods of fabricating HEMTs are provided Devices according to embodiments of the present invention include a gallium nitride (GaN) channel layer and an aluminum gallium nitride (AlGaN) barrier layer on the channel layer. A first ohmic contact is provided on the barrier layer to provide a source electrode and a second ohmic contact is also provided on the barrier layer and is spaced apart from the source electrode to provide a drain electrode. A GaN-based cap segment is provided on the barrier layer between the source electrode and the drain electrode. The GaN-based cap segment has a first sidewall adjacent and spaced apart from the source electrode and may have a second sidewall adjacent and spaced apart from the drain electrode. A non-ohmic contact is provided on the GaN-based cap segment to provide a gate contact. The gate contact has a first sidewall which is substantially aligned with the first sidewall of the GaN-based cap segment.Type: GrantFiled: July 12, 2001Date of Patent: April 15, 2003Assignee: Cree, Inc.Inventor: Richard Peter Smith
-
Publication number: 20030036224Abstract: A method for manufacturing a monolithic apparatus including a plurality of materials presenting a plurality of coplanar lands includes the steps of: (a) providing a substrate constructed of a first material and presenting a first land; (b) trenching the substrate to effect a cavity appropriately dimensioned to receive a semiconductor structure in an orientation presenting a second land generally coplanar with the first land; (c) depositing an accommodating layer constructed of a second material on the substrate and within the cavity to establish a workpiece; (d) depositing a composition layer constructed of a third material on the substrate; (e) selectively removing portions of the composition layer and the accommodating layer to establish the semiconductor structure; (f) depositing a cap layer constructed of a fourth material on the workpiece; and (g) removing the cap layer to establish a substantially planar face displaced from the plurality of lands by a predetermined distance.Type: ApplicationFiled: August 15, 2001Publication date: February 20, 2003Applicant: MOTOROLA, INC.Inventors: Jonathan F. Gorrell, Kenneth D. Cornett
-
Patent number: 6392271Abstract: A dual gate transistor device and method for fabricating the same. First, a doped substrate is prepared with a patterned oxide layer on the doped substrate defining a channel. Next, a silicon layer is deposited to form the channel, with a gate oxide layer then grown adjacent the channel. Subsequently, a plurality of gate electrodes are formed next to the gate oxide layer and a drain is formed on the channel. After the drain is formed, an ILD layer sited. This ILD layer is etched to form a source region contact, a drain region contact, a first gate electrode contact, and a second gate electrode contact.Type: GrantFiled: June 28, 1999Date of Patent: May 21, 2002Assignee: Intel CorporationInventors: Mohsen Alavi, Ebrahim Andideh, Scott Thompson, Mark T. Bohr
-
Patent number: 6255149Abstract: A method which includes, prior to depositing the encapsulating silicon layer: A) depositing on the Si1−xGex layer a thin film of amorphous or polycrystalline silicon, then in treating said silicon film with gas nitric oxide at a temperature between 450 to 600° C. and at a pressure level of 104 to 105 Pa to obtain a thin nitrided silicon film; or B) depositing on the Si1−xGex layer a thin film of amorphous or polycrystalline silicon and oxidizing the silicon film to form a surface film of silicon oxide less than 1 nm thick and optionally treating the oxidized amorphous or polycrystalline silicon film with nitric oxide as in A). The invention is applicable to CMOS semiconductors.Type: GrantFiled: October 19, 1999Date of Patent: July 3, 2001Assignee: France TélécomInventors: Daniel Bensahel, Yves Campidelli, François Martin, Caroline Hernandez