To Control Carrier Lifetime (i.e., Deep Level Dopant) Patents (Class 438/543)
  • Patent number: 10978294
    Abstract: Provided is a semi-insulating crystal represented by a composition formula InxAlyGa1-x-yN (satisfying 0?x?1, 0?y?1, 0?x+y?1), wherein each concentration of Si, B, and Fe in the crystal is less than 1×1015 at/cm3, electric resistivity under a temperature condition of 20° C. or more and 200° C. or less is 1×106 ?cm or more.
    Type: Grant
    Filed: July 13, 2017
    Date of Patent: April 13, 2021
    Assignees: SCIOCS COMPANY LIMITED, SUMITOMO CHEMICAL COMPANY, LIMITED
    Inventor: Hajime Fujikura
  • Patent number: 9418982
    Abstract: The integrated circuit described herein includes: a first resistor having a first trench in a dielectric layer, the first trench having a first width; a second resistor having a second trench in the dielectric layer, the second trench having a second width not equal to the first width; a trench in a dielectric layer, a first conductive layer having a first TCR and coating at least a portion of the first trench and the second trench; and a second conductive layer having a second TCR and coating at least a portion of the first conductive layer in each of the first trench and the second trench, wherein the second TCR is not equal to the first TCR, and wherein the TCR of the IC is selected based on a dimension of the trench, a thickness of the first conductive layer, and a thickness of the second conductive layer.
    Type: Grant
    Filed: December 22, 2014
    Date of Patent: August 16, 2016
    Assignee: International Business Machines Corporation
    Inventors: Yanqing Deng, Sungjae Lee, Edward J. Nowak, Jin Z. Wallner
  • Patent number: 9263529
    Abstract: Method of producing a vertically inhomogeneous platinum or gold distribution in a semiconductor substrate with a first and a second surface opposite the first surface, with diffusing platinum or gold into the semiconductor substrate from one of the first and second surfaces of the semiconductor substrate, removing platinum- or gold-comprising residues remaining on the one of the first and second surfaces after diffusing the platinum or gold, forming a phosphorus- or boron-doped surface barrier layer on the first or second surface, and heating the semiconductor substrate for local gettering of the platinum or gold by the phosphorus- or boron-doped surface barrier layer.
    Type: Grant
    Filed: March 21, 2015
    Date of Patent: February 16, 2016
    Assignee: Infineon Technologies Austria AG
    Inventors: Gerhard Schmidt, Josef-Georg Bauer
  • Patent number: 9190482
    Abstract: A method of production of an SiC semiconductor device, which can form an ohmic electrode while preventing electrode metal from diffusing in the SiC single crystal substrate, includes a step of forming an ohmic electrode on an SiC substrate, characterized by forming a gettering layer with a defect density higher than the SiC substrate on that substrate to be parallel with the substrate surface, then forming the ohmic electrode the gettering layer outward from the substrate.
    Type: Grant
    Filed: August 30, 2012
    Date of Patent: November 17, 2015
    Assignees: Toyota Jidosha Kabushiki Kaisha, Kyoto University
    Inventors: Katsunori Danno, Tsunenobu Kimoto
  • Patent number: 8815722
    Abstract: A method of forming an integrated circuit includes forming a gate structure over a substrate. At least one silicon-containing layer is formed in source/drain (S/D) regions adjacent to sidewalls of the gate structure. An N-type doped silicon-containing layer is formed over the at least one silicon-containing layer. The N-type doped silicon-containing layer has an N-type dopant concentration higher than that of the at least one silicon-containing layer. The N-type doped silicon-containing layer is annealed so as to drive N-type dopants of the N-type doped silicon-containing layer to the S/D regions.
    Type: Grant
    Filed: October 17, 2011
    Date of Patent: August 26, 2014
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ka-Hing Fung, Wei-Yuan Lu, Han-Ting Tsai
  • Patent number: 8779462
    Abstract: The semiconductor substrate includes a high-ohmic semiconductor material with a conduction band edge and a valence band edge, separated by a bandgap, wherein the semiconductor material includes acceptor or donor impurity atoms or crystal defects, whose energy levels are located at least 120 meV from the conduction band edge, as well as from the valence band edge in the bandgap; and wherein the concentration of the impurity atoms or crystal defects is larger than 1×1012 cm?3.
    Type: Grant
    Filed: May 19, 2008
    Date of Patent: July 15, 2014
    Assignee: Infineon Technologies AG
    Inventors: Hans-Joachim Schulze, Hans-Joerg Timme, Frank Pfirsch
  • Patent number: 8772878
    Abstract: A silicon/germanium material and a silicon/carbon material may be provided in transistors of different conductivity type on the basis of an appropriate manufacturing regime without unduly contributing to overall process complexity. Furthermore, appropriate implantation species may be provided through exposed surface areas of the cavities prior to forming the corresponding strained semiconductor alloy, thereby additionally contributing to enhanced overall transistor performance. In other embodiments a silicon/carbon material may be formed in a P-channel transistor and an N-channel transistor, while the corresponding tensile strain component may be overcompensated for by means of a stress memorization technique in the P-channel transistor. Thus, the advantageous effects of the carbon species, such as enhancing overall dopant profile of P-channel transistors, may be combined with an efficient strain component while enhanced overall process uniformity may also be accomplished.
    Type: Grant
    Filed: January 31, 2012
    Date of Patent: July 8, 2014
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Jan Hoentschel, Vassilios Papageorgiou, Belinda Hannon
  • Patent number: 8652937
    Abstract: A back-illuminated semiconductor imaging device on a semiconductor-on-insulator substrate is disclosed. The device includes an insulator layer, a semiconductor substrate having an interface with the insulator layer, an epitaxial layer grown on the semiconductor substrate; and one or more imaging components in the epitaxial layer. The semiconductor substrate and the epitaxial layer exhibit a net doping concentration profile having a maximum value at a predetermined distance from the interface which decreases monotonically on both sides of the profile. The doping profile between the interface with the insulation layer and the peak of the doping profile functions as a “dead band” to prevent dark current carriers from penetrating to the front side of the device.
    Type: Grant
    Filed: March 13, 2012
    Date of Patent: February 18, 2014
    Assignee: SRI International
    Inventors: Levine Peter Alan, Pradyumna Swain, Mahalingam Bhaskaran
  • Patent number: 8557693
    Abstract: A method of forming a low resistance contact structure in a semiconductor device includes forming a doped semiconductor region in a semiconductor substrate; forming a deep level impurity region at an upper portion of the doped semiconductor region; activating dopants in both the doped semiconductor region and the deep level impurity region by annealing; and forming a metal contact over the deep level impurity region so as to create a metal-semiconductor interface therebetween.
    Type: Grant
    Filed: June 3, 2010
    Date of Patent: October 15, 2013
    Assignee: International Business Machines Corporation
    Inventors: Tak Hung Ning, Zhen Zhang
  • Patent number: 8502284
    Abstract: The semiconductor device includes a silicon substrate having a channel region, a gate electrode formed over the channel region, buried semiconductor regions formed in a surface of the silicon substrate on both sides of the gate electrode, for applying to the surface of the silicon substrate a first stress in a first direction parallel to the surface of the silicon substrate, and stressor films formed on the silicon substrate between the channel region and the buried semiconductor regions in contact with the silicon substrate, for applying to the silicon substrate a second stress in a second direction which is opposite to the first direction.
    Type: Grant
    Filed: June 30, 2009
    Date of Patent: August 6, 2013
    Assignee: Fujitsu Semiconductor Limited
    Inventor: Naoyoshi Tamura
  • Patent number: 8415239
    Abstract: An exemplary method is disclosed for manufacturing a power semiconductor device which has a first electrical contact on a first main side and a second electrical contact on a second main side opposite the first main side and at least a two-layer structure with layers of different conductivity types, and includes providing an n-doped wafer and creating a surface layer of palladium particles on the first main side. The wafer is irradiated on the first main side with ions. Afterwards, the palladium particles are diffused into the wafer at a temperature of not more than 750° C., by which diffusion a first p-doped layer is created. Then, the first and second electrical contacts are created. At least the irradiation with ions is performed through a mask.
    Type: Grant
    Filed: March 25, 2010
    Date of Patent: April 9, 2013
    Assignee: ABB Technology AG
    Inventors: Jan Vobecky, Munaf Rahimo
  • Patent number: 8189634
    Abstract: Method of manufacturing a laser medium with a material having a surface and a dopant in the material distributed whereby the material has a spatially variant optical flux density profile uses tailored non-uniform gain profiles within a Yb:YAG laser component (rod, slab, disc, etc.) achieved by a spatial material modification in the spatially masked pre-forms. High temperature-assisted reduction leads to the coordinate-dependent gain profiles, which are controlled by the topology of the deposited solid masks. The gain profiles are obtained by reducing the charge state of the laser-active trivalent Yb3+ ions into inactive divalent Yb2+ ions. This valence conversion process is driven by mass transport of ions and oxygen vacancies. These processes, in turn, affect the dopant distribution throughout the surface and bulk laser crystal. By reducing proportionally more Yb3+ ions at the unmasked areas of component, than in the masked areas, the coordinate-dependent or spatially-controlled gain profiles are achieved.
    Type: Grant
    Filed: July 27, 2011
    Date of Patent: May 29, 2012
    Assignee: Raytheon Company
    Inventors: David S. Sumida, Robert W. Byren, Michael Ushinsky
  • Patent number: 8076778
    Abstract: A semiconductor device and related method for fabricating the same include providing a stacked structure including an insulating base layer and lower and upper barrier layers with a conductive layer in between, etching the stacked structure to provide a plurality of conductive columns that each extend from the lower barrier layer, each of the conductive columns having an overlying upper barrier layer cap formed from the etched upper barrier layer, wherein the lower barrier layer is partially etched to provide a land region between each of the conductive lines, forming a liner layer over the etched stacked structure exposing the land region, and etching the liner layer and removing the exposed land region to form a plurality of conductive lines.
    Type: Grant
    Filed: September 30, 2009
    Date of Patent: December 13, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Kuo Liang Wei, Hsu Sheng Yu, Hong-Ji Lee
  • Patent number: 8034700
    Abstract: A method of fabricating a diode is disclosed. One embodiment provides a semiconductor body having a front and a back, opposite the front in a vertical direction of the semiconductor body. The semiconductor body contains, successively in the vertical direction from the back to the front, a heavily n-doped zone, a weakly n-doped zone, a weakly p-doped zone and a heavily p-doped zone. In the vertical direction, the weakly p-doped zone has a thickness of at least 25% and at most 50% of the thickness of the semiconductor body.
    Type: Grant
    Filed: December 29, 2009
    Date of Patent: October 11, 2011
    Assignee: Infineon Technologies AG
    Inventors: Hans-Joachim Schulze, Franz-Josef Niedernostheide, Reiner Barthelmess
  • Patent number: 7851339
    Abstract: Performance of field effect transistors and other channel dependent devices formed on a monocrystalline substrate is improved by carrying out a high temperature anneal in a nitrogen releasing atmosphere while the substrate is coated by a sacrificial oxide coating containing easily diffusible atoms that can form negatively charged ions and can diffuse deep into the substrate. In one embodiment, the easily diffusible atoms comprise at least 5% by atomic concentration of chlorine atoms in the sacrificial oxide coating and the nitrogen releasing atmosphere includes NO. The high temperature anneal is carried out for less than 10 hours at a temperature less than 1100° C.
    Type: Grant
    Filed: May 29, 2008
    Date of Patent: December 14, 2010
    Assignee: Promos Technologies Pte. Ltd.
    Inventors: Zhong Dong, Ching-Hwa Chen
  • Patent number: 7803717
    Abstract: Epitaxial gallium nitride is grown on a silicon substrate while reducing or suppressing the formation of a buffer layer. The gallium nitride may be grown directly on the silicon substrate, for example using domain epitaxy. Alternatively, less than one complete monolayer of silicon nitride may be formed between the silicon and the gallium nitride. Subsequent to formation of the gallium nitride, an interfacial layer of silicon nitride may be formed between the silicon and the gallium nitride.
    Type: Grant
    Filed: October 21, 2004
    Date of Patent: September 28, 2010
    Assignee: North Carolina State University
    Inventors: Thomas A. Rawdanowicz, Jagdish Narayan
  • Patent number: 7772100
    Abstract: A method of providing a region of doped semiconductor (40) which is buried below the surface of a semiconductor substrate (10) without the requirement of epitaxially deposited layers is provided. The method includes the steps of forming first and second trench portions (26,28) in a semiconductor substrate and then introducing dopant (100) into the trench portions and diffusing the dopant into the semiconductor substrate such that a region of doped semiconductor (40) is formed extending from the first trench portion to the second trench portion. A diffusion barrier, for example formed of two barrier trenches (16, 18), is provided in the substrate adjacent the doping trenches to inhibit lateral diffusion of dopant from the doping trenches so as to maintain an undoped region (30) above the region of doped semiconductor.
    Type: Grant
    Filed: March 21, 2006
    Date of Patent: August 10, 2010
    Assignee: NXP B.V.
    Inventors: Gilles Ferru, Serge Bardy
  • Patent number: 6936527
    Abstract: A memory cell comprises a multilayer gate heating structure formed over a channel region between source and drain regions. The multilayer gate heating structure comprises polysilicon and metal silicide layers stacked over a similarly shaped gate oxide. When a programming voltage is applied across the metal silicide layer, there is intense localized heating. The heating causes segregation of the channel dopant atoms towards the source and drain regions, lowering the threshold voltage of the device. The heating causes carrier activation in the polysilicon layer and dopant penetration through the oxide layer into the channel region, thereby increasing the threshold voltage of the device.
    Type: Grant
    Filed: October 24, 2003
    Date of Patent: August 30, 2005
    Assignee: Xilinx, Inc.
    Inventor: Kevin T. Look
  • Patent number: 6927141
    Abstract: A fast recovery diode has a single large area P/N junction surrounded by a termination region. The anode contact in contact with the central active area extends over the inner periphery of an oxide termination ring and an EQR metal ring extends over the outer periphery of the oxide termination ring. Platinum atoms are diffused into the back surface of the device. A three mask process is described. An amorphous silicon layer is added in a four mask process, and a plurality of spaced guard rings are added in a five mask process.
    Type: Grant
    Filed: August 18, 2003
    Date of Patent: August 9, 2005
    Assignee: International Rectifier Corporation
    Inventors: Kohji Andoh, Silvestro Fimiani, Fabrizio Ruo Redda, Davide Chiola
  • Patent number: 6878579
    Abstract: An aspect of the present invention includes a first conductive type semiconductor region; a gate electrode formed on the first conductive type semiconductor region; a channel region formed immediately below the gate electrode in the first conductive type semiconductor region; and a second conductive type first diffusion layer constituting source/drain regions formed at opposite sides of the channel region in the first conductive type semiconductor region, the gate electrode being formed of polycrystalline silicon-germanium, in which a germanium concentration is continuously increased from a drain region side to a source region side, and an impurity concentration immediately below the gate electrode in the first conductive type semiconductor region being continuously increased from the source region side to the drain region side in accordance with the germanium concentration in the gate electrode.
    Type: Grant
    Filed: August 13, 2004
    Date of Patent: April 12, 2005
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kazuya Ohuchi, Hironobu Fukui
  • Patent number: 6838321
    Abstract: An N?-type silicon substrate (1) has a bottom surface and an upper surface which are opposed to each other. In the bottom surface of the N?-type silicon substrate (1), a P-type impurity diffusion layer (3) of high concentration is entirely formed by diffusing a P-type impurity. In the upper surface of the N?-type silicon substrate (1), a P-type isolation region (2) is partially formed by diffusing a P-type impurity. The P-type isolation region (2) has a bottom surface reaching an upper surface of the P-type impurity diffusion layer (3). As viewed from the upper surface side of the N?-type silicon substrate (1), the P-type isolation region (2) is formed, surrounding an N? region (1a) which is part of the N?-type silicon substrate (1). The N? region (1a) surrounded by the P-type isolation region (2) is defined as an element formation region of the N?-type silicon substrate (1).
    Type: Grant
    Filed: September 26, 2003
    Date of Patent: January 4, 2005
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Mitsuru Kaneda, Hideki Takahashi
  • Patent number: 6815319
    Abstract: A linewidth measurement structure for determining linewidths of damascened metal lines formed in an insulator is provided. The linewidth measurement structure including: a damascene polysilicon line formed in the insulator, the polysilicon line having an doped region having a predetermined resistivity.
    Type: Grant
    Filed: May 29, 2003
    Date of Patent: November 9, 2004
    Assignee: International Business Machines Corporation
    Inventor: Robert K. Leidy
  • Publication number: 20040207045
    Abstract: Provided is a semiconductor device having a semiconductor resistance element, which is capable of suppressing a variation in characteristics of the semiconductor resistance element due to an acceptor concentration difficult to be controlled, thereby stably improving the yield of a semiconductor integrated circuit using the semiconductor device. The device includes an n-type semiconductor resistance region formed in the surface of a compound semiconductor substrate, and a p-type buried region formed between the n-type semiconductor resistance region and a substrate region 21S of the compound semiconductor substrate. An acceptor of the p-type buried region is set to be higher than an acceptor concentration in the substrate region and lower than a doner concentration in the n-type semiconductor resistance region, whereby the effect of the acceptor concentration in the substrate on the semiconductor resistance region can be avoided.
    Type: Application
    Filed: October 20, 2003
    Publication date: October 21, 2004
    Applicant: Sony Corporation
    Inventor: Tsutomu Imoto
  • Patent number: 6770519
    Abstract: A method of semiconductor device manufacture provided includes forming a gate insulating layer upon a single crystal semiconductor substrate, forming a gate electrode made from a polycrystal conductive film upon the gate insulating layer, implanting impurity in the gate electrode and in the surface layer of the semiconductor substrate adjacent to or separate from the gate electrode, performing a first heat treatment, and performing a second heat treatment. The first heat treatment performs heat treatment at a temperature that diffuses the impurity implanted mainly in the gate electrode and controls the diffusion of the impurity implanted in the surface layer of the semiconductor substrate. The second heat treatment performs heat treatment at a higher temperature and for a shorter time than the first heat treatment, and at a temperature that activates the impurity implanted in the semiconductor substrate.
    Type: Grant
    Filed: October 3, 2002
    Date of Patent: August 3, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takayuki Ito, Kyoichi Suguro
  • Patent number: 6695903
    Abstract: The invention relates to novel boron, phosphorus or boron-aluminium dopant pastes for the production of p, p+ and n, n+ regions in monocrystalline and polycrystalline Si wafers, and of corresponding pastes for use as masking pastes in semiconductor fabrication, power electronics or in photovoltaic applications.
    Type: Grant
    Filed: September 12, 2001
    Date of Patent: February 24, 2004
    Assignee: Merck Patent GmbH
    Inventors: Armin Kübelbeck, Claudia Zielinski, Lilia Heider, Werner Stockum
  • Patent number: 6495891
    Abstract: A semiconductor device has source and drain regions, a gate insulating film, a gate electrode, and a channel region. The channel region includes a region where carriers move between the source and drain regions. An impurity concentration of the channel region is higher at an end portion of a surface depletion layer than at an interface between the semiconductor layer and the gate insulating film. The impurity concentration varies along a direction in which the gate electrode, the gate insulating film and the channel region are successively provided, and it increases substantially linearly near the end portion of the surface depletion layer.
    Type: Grant
    Filed: August 25, 2000
    Date of Patent: December 17, 2002
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki Kinoshita, Takeshi Shimane
  • Patent number: 6475876
    Abstract: In a process for fabricating a semiconductor component, in particular a semiconductor diode, a semiconductor substrate (1) is provided with metal layers (3, 4) in order to form electrode terminals and with passivation (2), and is exposed to particle irradiation (P) in order to adjust the carrier lifetime. This being the case, at least the metal layer (3) on the irradiation side and the passivation (2) are not applied until after the particle irradiation (P). As a result, a continuous defect region (5), which precludes undesired edge effects, is obtained in the semiconductor substrate (1).
    Type: Grant
    Filed: August 16, 1999
    Date of Patent: November 5, 2002
    Assignee: ABB Schweiz Holding AG
    Inventors: Norbert Galster, Stefan Linder
  • Patent number: 6469368
    Abstract: In a method for producing a high-speed power diode with soft recovery, in which method the carrier life within the associated semiconductor substrate (10) is governed by first, unmasked bombardment (14) with an axial profile and by subsequent, second, masked bombardment (15) with a lateral profile, improved reverse characteristics are achieved in that the first, unmasked bombardment is ion bombardment (14) which governs the switching response of the power diode and in that the second, masked bombardment is electron bombardment (15), which reduces the active area of the power diode. In a power diode equipped with such a semiconductor substrate (10), the thermal resistance Rth is reduced in relation to the active area of the power diode.
    Type: Grant
    Filed: July 3, 2001
    Date of Patent: October 22, 2002
    Assignee: ABB Schweiz AG
    Inventor: Norbert Galster
  • Patent number: 6459141
    Abstract: The invention provides an improved well structure for electrically separating n-channel and p-channel MOSFETs. The invention first forms a shallow well in a substrate. A buried amorphous layer is then formed below the shallow well. A deep well is then formed below the buried amorphous layer. The substrate is then subjected to a rapid thermal anneal to recrystallize the buried amorphous layer. The well structure is formed by the shallow well and the deep well. A conventional semiconductor device may then be formed above the well structure. The buried amorphous layer suppresses the channeling effect during the forming of the deep well without requiring a tilt angle.
    Type: Grant
    Filed: January 31, 2000
    Date of Patent: October 1, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Bin Yu, Che-Hoo Ng
  • Patent number: 6358825
    Abstract: In an improved process for controlling and improving minority carrier lifetime in a P-i-N diode, platinum is deposited on a surface of a silicon semiconductor substrate containing at least one PN junction. The substrate is heated to a temperature of about 800° C., and the platinum is diffused into the substrate as its temperature is increased at a rate of about 5° C./minute to a first selected temperature of about 850-950° C. Platinum diffusion is continued while the substrate is maintained at the first selected temperature for about 30-60 minutes. The substrate temperature is then increased at a rate of about 5° C./minute to a second selected temperature above 950° C. to about 1000° C., and the substrate is maintained at the second selected temperature for about 5-30 minutes before cooling.
    Type: Grant
    Filed: November 21, 2000
    Date of Patent: March 19, 2002
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Jifa Hao, Randall L. Case, John L. Benjamin
  • Patent number: 6248627
    Abstract: A method for making a ULSI MOSFET includes covering core gate stacks with a first protective layer, etching away the first layer such that intended source regions of the substrate are exposed, and implanting dopant into the source regions. A second protective layer is then deposited over the first layer and is etched back to conform to the first layer, covering only the sides of the gate stacks, and exposing intended drain regions of the substrate. Dopant is then implanted into the drain regions. During subsequent manufacturing steps including ILD formation and metallization, mobile ions and other process-induced charges are blocked from entering the floating gates of the gate stacks by the protective layers, thereby preventing unwanted charge gain/loss.
    Type: Grant
    Filed: August 18, 1999
    Date of Patent: June 19, 2001
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Tuan D. Pham, Mark T. Ramsbey, Sameer S. Haddad, Angela T. Hui, Yu Sun, Chi Chang
  • Patent number: 6159830
    Abstract: In a process for adjusting the carrier lifetime in a semiconductor component (1) by means of particle irradiation (P), at least two defect regions (10, 11, 12, 13) are produced in the semiconductor component (1). In this process, a particle beam (P), consisting of particles (a, b, c, d) with at least approximately the same initial energy, is acted on by at least one means (2), before reaching the semiconductor component (1), in such a way that the particles (a, b, c, d) subsequently have different energy values, at least two energy value groups being distinguishable. It is thereby possible, with a single particle irradiation operation, to produce an arbitrary number of defect regions whose arrangement and weighting is arbitrarily selectable.
    Type: Grant
    Filed: July 30, 1999
    Date of Patent: December 12, 2000
    Assignee: Asea Brown Boveri AG
    Inventors: Norbert Galster, Pavel Hazdra, Jan Vobecky
  • Patent number: 6143632
    Abstract: A semiconductor device having reduced hot carrier degradation is achieved by doping the semiconductor substrate and gate oxide with deuterium. A conventional semiconductor device is formed with sequentially deposited metal layers and dielectric layers and a topside protective dielectric layer deposited thereon. Deuterium is introduced to the semiconductor device by using deuterium-containing reactants in at least one of the semiconductor manufacturing steps to passivate dangling silicon bonds at the silicon/oxide interface region.
    Type: Grant
    Filed: December 18, 1997
    Date of Patent: November 7, 2000
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Emi Ishida, Peng Fang
  • Patent number: 6043112
    Abstract: The boundary between the P type silicon base and N.sup.+ buffer layer of an IGBT is intentionally damaged, as by a germanium implant, to create well defined and located damage sites for reducing lifetime in the silicon.
    Type: Grant
    Filed: July 18, 1997
    Date of Patent: March 28, 2000
    Assignee: International Rectifier Corp.
    Inventors: Richard Francis, Perry L. Merrill
  • Patent number: 5966627
    Abstract: A method and apparatus for the manufacture of integrated circuits including the placement of a single tube for introduction of dopant gases into a process chamber is disclosed.
    Type: Grant
    Filed: August 30, 1996
    Date of Patent: October 12, 1999
    Assignee: Lucent Technologies Inc.
    Inventors: David C. Brady, Yaw Samuel Obeng
  • Patent number: 5856231
    Abstract: A process for producing high-resistance SiC from low-resistance SiC starting material. The flat (shallow) donor levels of a prevailing nitrogen impurity are overcompensated by admixture of a trivalent doping element with the concentration of the doping element in the SiC being such that it changes the conductivity type from a n-conductivity to a p-conductivity. In addition, a transition element is added having donor levels approximately in the middle of the SiC energy gap, so that the excess acceptor levels are in turn compensated and a high specific resistance is achieved.
    Type: Grant
    Filed: April 12, 1996
    Date of Patent: January 5, 1999
    Assignee: Daimler-Benz Aktiengesellschaft
    Inventors: Ekkehard Niemann, Juergen Schneider, Harald Mueller, Karin Maier, deceased, Hildegard Inge Maier, heiress, Elke Maier, heiress
  • Patent number: 5747371
    Abstract: A semiconductor device includes a substrate (11), a first region (21) in the substrate (11) wherein the first region (21) has a first conductivity type, a second region (22) in the substrate (11) wherein the second region (22) is adjacent to the first region (21) and wherein the second region (22) has a second conductivity type different from the first conductivity type, and a third region (24) in the substrate (11) wherein the third region (24) overlaps the first and second regions (21, 22) and wherein the third region (24) has a damaged crystalline structure.
    Type: Grant
    Filed: July 22, 1996
    Date of Patent: May 5, 1998
    Assignee: Motorola, Inc.
    Inventors: Francine Y. Robb, Stephen P. Robb, Jean-Michel Reynes, Li-Hsin Chang