Germanium Patents (Class 438/752)
-
Patent number: 9257536Abstract: FinFET structures and methods of formation are disclosed. Fins are formed on a bulk substrate. A crystalline insulator layer is formed on the bulk substrate with the fins sticking out of the epitaxial oxide layer. A gate is formed around the fins protruding from the crystalline insulator layer. An epitaxially grown semiconductor region is formed in the source drain region by merging the fins on the crystalline insulator layer to form a fin merging region.Type: GrantFiled: April 22, 2013Date of Patent: February 9, 2016Assignee: GLOBALFOUNDRIES INC.Inventors: Thomas N. Adam, Kangguo Cheng, Ali Khakifirooz, Alexander Reznicek, Raghavasimhan Sreenivasan
-
Patent number: 9054204Abstract: There are provided a thin-film transistor suppressing influence of light and having stable characteristics, and a method of manufacturing the thin-film transistor, as well as a display unit and an electronic apparatus. The thin-film transistor includes: a gate electrode; an oxide semiconductor film having a channel region that faces the gate electrode; and a protective film covering at least the channel region and containing an aluminum lower oxide (AlXOY, where 0<Y/X<3/2) that absorbs light.Type: GrantFiled: January 10, 2013Date of Patent: June 9, 2015Assignee: Sony CorporationInventors: Yoshihiro Oshima, Takashige Fujimori, Yasunobu Hiromasu, Yasuhiro Terai
-
Patent number: 8993425Abstract: An embodiment integrated circuit device and a method of making the same. The embodiment method includes forming a first nitride layer over a gate stack supported by a substrate, implanting germanium ions in the first nitride layer in a direction forming an acute angle with a top surface of the substrate, etching away germanium-implanted portions of the first nitride layer to form a first asymmetric nitride spacer confined to a first side of the gate stack, the first asymmetric nitride spacer protecting a first source/drain region of the substrate from a first ion implantation, and implanting ions in a second source/drain region of the substrate on a second side of the gate stack unprotected by the first asymmetric nitride spacer to form a first source/drain.Type: GrantFiled: December 18, 2012Date of Patent: March 31, 2015Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventor: Ying Zhang
-
Patent number: 8772623Abstract: Low bandgap, monolithic, multi-bandgap, optoelectronic devices (10), including PV converters, photodetectors, and LED's, have lattice-matched (LM), double-heterostructure (DH), low-bandgap GaInAs(P) subcells (22, 24) including those that are lattice-mismatched (LMM) to InP, grown on an InP substrate (26) by use of at least one graded lattice constant transition layer (20) of InAsP positioned somewhere between the InP substrate (26) and the LMM subcell(s) (22, 24). These devices are monofacial (10) or bifacial (80) and include monolithic, integrated, modules (MIMs) (190) with a plurality of voltage-matched subcell circuits (262, 264, 266, 270, 272) as well as other variations and embodiments.Type: GrantFiled: October 30, 2012Date of Patent: July 8, 2014Assignee: Alliance for Sustainable Energy, LLCInventors: Mark W. Wanlass, Jeffrey J. Carapella
-
Patent number: 8765001Abstract: Monocrystalline semiconductor substrates are textured with alkaline solutions to form pyramid structures on their surfaces to reduce incident light reflectance and improve light absorption of the wafers. The alkaline baths include hydantoin compounds and derivatives thereof in combination with alkoxylated glycols to inhibit the formation of flat areas between pyramid structures to improve the light absorption.Type: GrantFiled: August 28, 2012Date of Patent: July 1, 2014Assignee: Rohm and Haas Electronic Materials LLCInventors: Michael P. Toben, Robert K. Barr, Corey O'Connor
-
Patent number: 8741773Abstract: Embodiments of the invention provide a method of forming nickel-silicide. The method may include depositing first and second metal layers over at least one of a gate, a source, and a drain region of a field-effect-transistor (FET) through a physical vapor deposition (PVD) process, wherein the first metal layer is deposited using a first nickel target material containing platinum (Pt), and the second metal layer is deposited on top of the first metal layer using a second nickel target material containing no or less platinum than that in the first nickel target material; and annealing the first and second metal layers covering the FET to form a platinum-containing nickel-silicide layer at a top surface of the gate, source, and drain regions.Type: GrantFiled: January 8, 2010Date of Patent: June 3, 2014Assignee: International Business Machines CorporationInventors: Asa Frye, Andrew Simon
-
Patent number: 8709954Abstract: A wafer recycling method comprises varying a temperature and pressure conditions to remove a first semiconductor layer deposited on a wafer, removing a remaining semiconductor layer on the wafer through a chemical or physical process, and washing the wafer.Type: GrantFiled: June 23, 2008Date of Patent: April 29, 2014Assignee: LG Innotek Co., Ltd.Inventors: Kyung Jun Kim, Hyo Kun Son
-
Patent number: 8599616Abstract: A three-dimensional (3D) non-volatile memory (NVM) array including spaced-apart horizontally-disposed bitline structures arranged in vertical stacks, each bitline structures including a mono-crystalline silicon beam and a charge storage layer entirely surrounding the beam. Vertically-oriented wordline structures are disposed next to the stacks such that each wordline structure contacts corresponding portions of the charge storage layers. NVM memory cells are formed at each bitline/wordline intersection, with corresponding portions of each bitline structure forming each cell's channel region. The bitline structures are separated by air gaps, and each charge storage layer includes a high-quality thermal oxide layer that entirely covers (i.e., is formed on the upper, lower and opposing side surfaces of) each of the mono-crystalline silicon beams.Type: GrantFiled: February 2, 2012Date of Patent: December 3, 2013Assignee: Tower Semiconductor Ltd.Inventors: Yakov Roizin, Avi Strum
-
Publication number: 20130309875Abstract: Disclosed herein is an interface treatment method for germanium-based device, which belongs to the field of manufacturing technologies of ultra large scaled integrated (ULSI) circuits. In the method, the natural oxide layer on ther surface of the germanium-based substrate is removed by using a concentrated hydrochloric acid solution having a mass percentage concentration of 15%˜36%, and dangling bonds of the surface are performed a passivation treatment by using a diluted hydrochloric acid solution having a mass percentage concentration of 5%˜10% so as to form a stable passivation layer on the surface. This method makes a good foundation for depositing a high-K (high dielectric constant) gate dielectric on the surface of the germanium-based substrate after cleaning and passivating, enhances quality of the interface between the gate dielectric and the substrate, and improves the electrical performance of germanium-based MOS device.Type: ApplicationFiled: June 14, 2012Publication date: November 21, 2013Inventors: Ru Huang, Min Li, Xia An, Ming Li, Meng Lin, Xing Zhang
-
Patent number: 8586859Abstract: A method of forming a plurality of discrete, interconnected solar cells mounted on a carrier by providing a first semiconductor substrate; depositing on the first substrate a sequence of layers of semiconductor material forming a solar cell structure; forming a metal back contact layer over the solar cell structure; mounting a carrier on top of the metal back contact; removing the first substrate; and lithographically patterning and etching the solar cell structure to form a plurality of discrete solar cells mounted on the carrier.Type: GrantFiled: July 27, 2012Date of Patent: November 19, 2013Assignee: Emcore Solar Power, Inc.Inventor: Tansen Varghese
-
Patent number: 8513141Abstract: The present invention provides an etching solution for revealing defects in a germanium layer, a method for revealing defects in a germanium layer using such an etching solution and to a method for making such an etching solution. The etching solution according to embodiments of the present invention is able to exhibit an etch rate of between 4 nm·min?1 and 450 nm·min?1, which makes it suitable to be used for revealing defects in a thin layer of germanium, i.e. in a layer of germanium with a thickness of between 20 nm and 10 ?m, for example between 20 nm and 2 ?m, between 20 nm and 1 ?m or between 20 nm and 200 nm.Type: GrantFiled: October 18, 2011Date of Patent: August 20, 2013Assignee: IMECInventors: Laurent Souriau, Valentina Terzieva
-
Patent number: 8501609Abstract: A method for generating three-dimensional (3D) non-volatile memory (NVM) arrays includes forming multiple parallel horizontally-disposed mono-crystalline silicon beams that are spaced apart and arranged in a vertical stack (e.g., such that an elongated horizontal air gap is defined between each adjacent beam in the stack), forming separate charge storage layers on each of the mono-crystalline silicon beams such that each charge storage layer includes a high-quality thermal oxide layer that entirely covers (i.e., is formed on the upper, lower and opposing side surfaces of) each of the mono-crystalline silicon beams, and then forming multiple vertically-disposed poly-crystalline silicon wordline structures next to the stack such that each wordline structure is connected to each of the bitline structures in the stack by way of corresponding portions of the separate charge storage layers. The memory cells are accessed during read/write operations by way of the corresponding wordline and bitline structures.Type: GrantFiled: February 2, 2012Date of Patent: August 6, 2013Assignee: Tower Semiconductor Ltd.Inventors: Yakov Roizin, Avi Strum
-
Patent number: 8497215Abstract: The present invention relates to a method for the wet-chemical edge deletion of solar cells. An etching paste is applied to the edge of a solar cell substrate surface and after the reaction is complete, the paste residue is removed. Optionally, the substrate surface is cleaned and dried. The etching paste comprises 85% H3PO4, NH4HF2 and 65% HNO3 in a ratio in the range from 7:1:1.5 to 10:1:3.5, based on the weight.Type: GrantFiled: August 5, 2009Date of Patent: July 30, 2013Assignee: Merck Patent GmbHInventors: Oliver Doll, Ingo Koehler
-
Patent number: 8486835Abstract: Non-production wafers of polycrystalline silicon are placed in non-production slots of a support tower for thermal processing monocrystalline silicon wafers. They may have thicknesses of 0.725 to 2 mm and be roughened on both sides. Nitride may be grown on the non-production wafers to a thickness of over 2 ?m without flaking. The polycrystalline silicon is preferably randomly oriented Czochralski polysilicon grown using a randomly oriented seed, for example, CVD grown silicon. Both sides are ground to introduce sub-surface damage and then oxidized and etch cleaned. An all-silicon hot zone of a thermal furnace, for example, depositing a nitride layer, may include a silicon support tower placed within a silicon liner and supporting the polysilicon non-production wafers with silicon injector tube providing processing gas within the liner.Type: GrantFiled: September 18, 2009Date of Patent: July 16, 2013Inventors: James E. Boyle, Reese Reynolds, Raanan Y. Zehavi, Tom L. Cadwell, Doris Mytton
-
Patent number: 8481378Abstract: A method for selective deposition of Si or SiGe on a Si or SiGe surface exploits differences in physico-chemical surface behavior according to a difference in doping of first and second surface regions. By providing at least one first surface region with a Boron doping of a suitable concentration range and exposing the substrate surface to a cleaning and passivating ambient atmosphere in a prebake at a temperature lower or equal to 800° C., a subsequent deposition step will prevent deposition in the first surface region. This allows selective deposition in the second surface region, which is not doped with the Boron (or doped with another dopant or not doped). Several devices are, thus, provided. The method saves a usual photolithography sequence, which according to prior art is required for selective deposition of Si or SiGe in the second surface region.Type: GrantFiled: October 24, 2011Date of Patent: July 9, 2013Assignees: STMicroelectronics (Crolles 2) SAS, NXP B.V.Inventors: Alexandre Mondot, Markus Gerhard Andreas Muller, Thomas Kormann
-
Patent number: 8461055Abstract: The present invention relates to a method of treating wafers comprising at least one surface layer of silicon-germanium (SiGe) and a layer of strained silicon (sSi) in contact with the SiGe layer, the sSi layer being exposed by etching of the SiGe layer, the method comprising the steps of: (a) a first selective etch of the SiGe layer, optionally followed by an oxidative cleaning step; (b) a rinsing step using deionized water; (c) drying; and (d) a second selective etch step. The present invention relates to a wafer comprising at least one surface layer of strained silicon (sSi), the at least one surface layer of sSi having a thickness of at least 5 nm and at most 100 ?m and having at most 200 defects per wafer.Type: GrantFiled: May 3, 2007Date of Patent: June 11, 2013Assignee: SoitecInventors: Khalid Radouane, Alessandro Baldaro
-
METHOD TO PREPARE SEMI-CONDUCTOR DEVICE COMPRISING A SELECTIVE ETCHING OF A SILICIUM-GERMANIUM LAYER
Publication number: 20130109191Abstract: The present invention relates to a method for manufacturing a semiconductor device by wet-process chemical etching, the device comprising at least one layer of silicon (Si) and at least one layer of silicon-germanium (SiGe) and at least one layer of photosensitive resin forming a mask partly covering the layer of silicon-germanium (SiGe) and leaving the layer of silicon-germanium uncovered in certain zones, characterized in that it comprises a step of preparation of an etching solution, having a pH between 3 and 6, from hydrofluoric acid (HF), hydrogen peroxide (H2O2), acetic acid (CH3COOH) and ammonia (NH4OH), and a step of stripping of the layer of silicon-germanium (SiGe) at least at the said zones by exposure to the said etching solution. The invention will be applicable for the manufacture of integrated circuits and more precisely of transistors. In particular, for optimization of CMOS transistors of the latest generation.Type: ApplicationFiled: September 27, 2012Publication date: May 2, 2013Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVESInventor: Commissariat A L'Energie Atomique Et Aux Energies Alternatives -
Patent number: 8420548Abstract: The present invention concerns an improved method for treating germanium surfaces in order to reveal crystal defects.Type: GrantFiled: November 5, 2008Date of Patent: April 16, 2013Assignee: SoitecInventor: Alexandra Abbadie
-
Patent number: 8399326Abstract: Disclosed is a memory device and method of operation thereof. The memory device may include a source region and a drain region of a first dopant type, the source and drain regions contain a first semiconductor material; a body region of a second dopant type, the body region being sandwiched between the source and drain regions, the body comprising a second semiconductor material; a gate dielectric layer over at least the body region; and a gate comprising a conductive material over the gate dielectric layer. Specifically, one of the first semiconductor material and the second semiconductor material is lattice matched with the other of the first semiconductor material and the second semiconductor material and has an energy gap smaller than the energy gap of the other of the first semiconductor material and the second semiconductor material.Type: GrantFiled: May 24, 2010Date of Patent: March 19, 2013Assignee: MACRONIX International Co., Ltd.Inventors: Ta-Wei Lin, Wen-Jer Tsai
-
Patent number: 8361867Abstract: A process for forming contacts to a field effect transistor provides edge relaxation of a buried stressor layer, inducing strain in an initially relaxed surface semiconductor layer above the buried stressor layer. A process can start with a silicon or silicon-on-insulator substrate with a buried silicon germanium layer having an appropriate thickness and germanium concentration. Other stressor materials can be used. Trenches are etched through a pre-metal dielectric to the contacts of the FET. Etching extends further into the substrate, through the surface silicon layer, through the silicon germanium layer and into the substrate below the silicon germanium layer. The further etch is performed to a depth to allow for sufficient edge relaxation to induce a desired level of longitudinal strain to the surface layer of the FET. Subsequent processing forms contacts extending through the pre-metal dielectric and at least partially into the trenches within the substrate.Type: GrantFiled: March 19, 2010Date of Patent: January 29, 2013Assignee: Acorn Technologies, Inc.Inventor: Paul A. Clifton
-
Patent number: 8334181Abstract: A double gate germanium metal-oxide semiconductor field-effect transistor (MOSFET) includes a germanium fin, a first gate formed adjacent a first side of the germanium fin, and a second gate formed adjacent a second side of the germanium fin opposite the first side. A triple gate MOSFET includes a germanium fin, a first gate formed adjacent a first side of the germanium fin, a second gate formed adjacent a second side of the germanium fin opposite the first side, and a top gate formed on top of the germanium fin. An all-around gate MOSFET includes a germanium fin, a first sidewall gate structure formed adjacent a first side of the germanium fin, a second sidewall gate structure formed adjacent a second side of the germanium fin, and additional gate structures formed on and around the germanium fin.Type: GrantFiled: July 14, 2010Date of Patent: December 18, 2012Assignee: Advanced Micro Devices, Inc.Inventors: Judy Xilin An, Zoran Krivokapic, Haihong Wang, Bin Yu
-
Patent number: 8330036Abstract: A method of fabricating a multi-junction solar cell on a separable substrate, and structure formed thereby are provided. The method comprises establishing a substrate having a semiconductive composition and forming a sacrificial layer upon the substrate. A solar cell portion is formed upon the sacrificial layer, such that the solar cell portion includes a plurality of multi junction layers. A stabilizing cell layer of semiconductor material is then formed on the solar cell portion, with the stabilizing cell layer having a predetermined thickness greater than a thickness of any individual one of the III-V multi junction layers. Etching is thereafter carried out to remove the sacrificial layer for releasing the solar cell portion from the substrate.Type: GrantFiled: August 31, 2009Date of Patent: December 11, 2012Inventor: Seoijin Park
-
Patent number: 8263853Abstract: A method of forming a plurality of discrete, interconnected solar cells mounted on a carrier by providing a first semiconductor substrate; depositing on the first substrate a sequence of layers of semiconductor material forming a solar cell structure; forming a metal back contact layer over the solar cell structure; mounting a carrier on top of the metal back contact; removing the first substrate; and lithographically patterning and etching the solar cell structure to form a plurality of discrete solar cells mounted on the carrier.Type: GrantFiled: August 7, 2008Date of Patent: September 11, 2012Assignee: Emcore Solar Power, Inc.Inventor: Tansen Varghese
-
Patent number: 8232191Abstract: A method of manufacturing a semiconductor device including forming a gate insulating film and a gate electrode over a Si substrate; forming a recess in the Si substrate at both sides of the gate electrode; forming a first Si layer including Ge in the recess; forming an interlayer over the first Si layer; forming a second Si layer including Ge over the interlayer; wherein the interlayer is composed of Si or Si including Ge, and a Ge concentration of the interlayer is less than a Ge concentration of the first Si layer and a Ge concentration of the second Si layer.Type: GrantFiled: August 13, 2010Date of Patent: July 31, 2012Assignee: Fujitsu Semiconductor LimitedInventors: Masahiro Fukuda, Yosuke Shimamune
-
Patent number: 8222657Abstract: A light emitting apparatus may include a gate metal positioned between a p-type contact and an n-type contact, a gate oxide or other dielectric stack positioned below and attached to the gate metal, a Ge or Si1-zGez channel positioned below and attached to the gate dielectric stack, a buffer, and a silicon substrate positioned below and attached to the buffer. The light emitting apparatus may alternatively include a gate metal positioned between a p-type contact and an n-type contact, a wide bandgap semiconductor positioned below and attached to the gate metal, a Ge or Si1-zGez channel positioned below and attached to the wide bandgap semiconductor, a buffer, and a silicon substrate positioned below and attached to the buffer. Embodiments of the light emitting apparatus may be configured for use in current-injected on-chip lasers, light emitting diodes or other light emitting devices.Type: GrantFiled: February 18, 2010Date of Patent: July 17, 2012Assignee: The Penn State Research FoundationInventors: Jian Xu, Somasundaram Ashok
-
Patent number: 8173891Abstract: Modeling a monolithic, multi-bandgap, tandem, solar photovoltaic converter or thermophotovoltaic converter by constraining the bandgap value for the bottom subcell to no less than a particular value produces an optimum combination of subcell bandgaps that provide theoretical energy conversion efficiencies nearly as good as unconstrained maximum theoretical conversion efficiency models, but which are more conducive to actual fabrication to achieve such conversion efficiencies than unconstrained model optimum bandgap combinations. Achieving such constrained or unconstrained optimum bandgap combinations includes growth of a graded layer transition from larger lattice constant on the parent substrate to a smaller lattice constant to accommodate higher bandgap upper subcells and at least one graded layer that transitions back to a larger lattice constant to accommodate lower bandgap lower subcells and to counter-strain the epistructure to mitigate epistructure bowing.Type: GrantFiled: May 15, 2008Date of Patent: May 8, 2012Assignee: Alliance for Sustainable Energy, LLCInventors: Mark W. Wanlass, Angelo Mascarenhas
-
Patent number: 8138064Abstract: A method for producing a silicon film-transferred insulator wafer is disclosed. The method includes a surface activation step of performing a surface activation treatment on at least one of a surface of an insulator wafer and a hydrogen ion-implanted surface of a single crystal silicon wafer into which a hydrogen ion has been implanted to form a hydrogen ion-implanted layer; a bonding step that bonds the hydrogen ion-implanted surface to the surface of the insulator wafer to obtain bonded wafers; a first heating step that heats the bonded wafers; a grinding and/or etching step of grinding and/or etching a surface of a single crystal silicon wafer side of the bonded wafers; a second heating step that heats the bonded wafers; and a detachment step to detach the hydrogen ion-implanted layer by applying a mechanical impact to the hydrogen ion-implanted layer of the bonded wafers thus heated at the second temperature.Type: GrantFiled: October 29, 2009Date of Patent: March 20, 2012Assignee: Shin-Etsu Chemical Co., Ltd.Inventors: Shoji Akiyama, Yoshihiro Kubota, Atsuo Ito, Makoto Kawai, Kouichi Tanaka, Yuji Tobisaka, Yoshihiro Nojima
-
Patent number: 8138070Abstract: A method of forming a multi-doped junction is disclosed. The method includes providing a first substrate and a second substrate. The method also includes depositing a first ink on a first surface of each of the first substrate and the second substrate, the first ink containing a first set of nanoparticles and a first set of solvents, the first set of nanoparticles containing a first concentration of a first dopant. The method further includes depositing a second ink on a second surface of each of the first substrate and the second substrate, the second ink containing a second set of nanoparticles and a second set of solvents, the second set of nanoparticles containing a second concentration of a second dopant. The method also includes placing the first substrate and the second substrate in a back to back configuration; and heating the first substrate and the second substrate in a first drive-in ambient to a first temperature and for a first time period.Type: GrantFiled: November 25, 2009Date of Patent: March 20, 2012Assignee: Innovalight, Inc.Inventors: Maxim Kelman, Michael Burrows, Dmitry Poplavskyy, Giuseppe Scardera, Daniel Kray, Elena Rogojina
-
Patent number: 8133775Abstract: A semiconductor device has: a semiconductor substrate having a pair of current input/output regions via which current flows; an insulating film formed on the semiconductor substrate and having a gate electrode opening; and a mushroom gate electrode structure formed on the semiconductor substrate via the gate electrode opening, the mushroom gate electrode structure having a stem and a head formed on the stem, the stem having a limited size on the semiconductor substrate along a current direction and having a forward taper shape upwardly and monotonically increasing the size along the current direction, the head having a size expanded stepwise along the current direction, and the stem contacting the semiconductor substrate in the gate electrode opening and riding the insulating film near at a position of at least one of opposite ends of the stem along the current direction.Type: GrantFiled: January 6, 2011Date of Patent: March 13, 2012Assignees: Fujitsu Limited, Fujitsu Quantum Devices LimitedInventors: Kozo Makiyama, Naoya Ikechi, Takahiro Tan
-
Publication number: 20120034787Abstract: The present invention provides an etching solution for revealing defects in a germanium layer, a method for revealing defects in a germanium layer using such an etching solution and to a method for making such an etching solution. The etching solution according to embodiments of the present invention is able to exhibit an etch rate of between 4 nm·min?1 and 450 nm·min?1, which makes it suitable to be used for revealing defects in a thin layer of germanium, i.e. in a layer of germanium with a thickness of between 20 nm and 10 ?m, for example between 20 nm and 2 ?m, between 20 nm and 1 ?m or between 20 nm and 200 nm.Type: ApplicationFiled: October 18, 2011Publication date: February 9, 2012Applicant: Interuniversitair Microelektronica Centrum vzw (IMEC)Inventors: Laurent Souriau, Valentina Terzieva
-
Patent number: 8093143Abstract: A method for producing a wafer with a silicon single crystal substrate having a front and a back side and a layer of SiGe deposited on the front side, the method using steps in the following order: simultaneously polishing the front and the back side of the silicon single crystal substrate; depositing a stress compensating layer on the back side of the silicon single crystal substrate; polishing the front side of the silicon single crystal substrate; cleaning the silicon single crystal substrate having the stress compensating layer deposited on the back side; and depositing a fully or partially relaxed layer of SiGe on the front side of the silicon single crystal substrate.Type: GrantFiled: March 16, 2010Date of Patent: January 10, 2012Assignee: Siltronic AGInventors: Peter Storck, Thomas Buschhardt
-
Patent number: 8080452Abstract: The invention relates to a method for selective deposition of Si or SiGe on a Si or SiGe surface. The method exploits differences in physico-chemical surface behavior according to a difference in doping of first and second surface regions. By providing at least one first surface region with a Boron doping of a suitable concentration range and exposing the substrate surface to a cleaning and passivating ambient atmosphere in a prebake step at a temperature lower or equal than 800° C., a subsequent deposition step of Si or SiGe will not lead to a layer deposition in the first surface region. This effect is used for selective deposition of Si or SiGe in the second surface region, which is not doped with Boron in the suitable concentration range, or doped with another dopant, or not doped. The method thus saves a usual photolithography sequence required for selective deposition of Si or SiGe in the second surface region according to the prior art.Type: GrantFiled: July 31, 2007Date of Patent: December 20, 2011Assignees: NXP, B.V., STMicroelectronics (Crolles 2) SASInventors: Alexandre Mondot, Markus Gerhard Andreas Muller, Thomas Kormann
-
Patent number: 8067687Abstract: A monolithic, multi-bandgap, tandem solar photovoltaic converter has at least one, and preferably at least two, subcells grown lattice-matched on a substrate with a bandgap in medium to high energy portions of the solar spectrum and at least one subcell grown lattice-mismatched to the substrate with a bandgap in the low energy portion of the solar spectrum, for example, about 1 eV.Type: GrantFiled: December 30, 2004Date of Patent: November 29, 2011Assignee: Alliance for Sustainable Energy, LLCInventor: Mark W. Wanlass
-
Patent number: 8017504Abstract: In a manufacturing flow for adapting the band gap of the semiconductor material with respect to the work function of a metal-containing gate electrode material, a strain-inducing material may be deposited to provide an additional strain component in the channel region. For instance, a layer stack with silicon/carbon, silicon and silicon/germanium may be used for providing the desired threshold voltage for a metal gate while also providing compressive strain in the channel region.Type: GrantFiled: September 2, 2009Date of Patent: September 13, 2011Assignee: Globalfoundries Inc.Inventors: Uwe Griebenow, Jan Hoentschel, Kai Frohberg
-
Patent number: 7993949Abstract: The invention relates to a method of making a component from a heterogeneous substrate comprising first and second portions in at least one monocrystalline material, and a sacrificial layer constituted by at least one stack of at least one layer of monocrystalline Si situated between two layers of monocrystalline SiGe, the stack being disposed between said first and second portions of monocrystalline material, wherein the method consists in etching said stack by making: e) at least one opening in the first and/or second portion and the first and/or second layer of SiGe so as to reach the layer of Si; and f) eliminating all or part of the layer of Si.Type: GrantFiled: June 22, 2009Date of Patent: August 9, 2011Assignee: Commissariat a l'Energie AtomiqueInventors: François Perruchot, Bernard Diem, Vincent Larrey, Laurent Clavelier, Emmanuel Defay
-
Patent number: 7927993Abstract: A method for fabricating a CMOS integrated circuit (IC) includes providing a semiconductor including wafer having a topside semiconductor surface, a bevel semiconductor surface, and a backside semiconductor surface. A gate dielectric layer is formed on at least the topside semiconductor surface. A metal including gate electrode material including at least a first metal is deposited on the gate dielectric layer on the topside semiconductor surface and on at least a portion of the bevel semiconductor surface and at least a portion of the backside semiconductor surface. The metal including gate electrode material on the bevel semiconductor surface and the backside semiconductor surface are selectively removed to form substantially first metal free bevel and backside surfaces while protecting the metal gate electrode material on the topside semiconductor surface.Type: GrantFiled: December 26, 2008Date of Patent: April 19, 2011Assignee: Texas Instruments IncorporatedInventor: Brian K. Kirkpatrick
-
Patent number: 7906439Abstract: The invention provides a method of fabricating and electromechanical device having an active element on at least one substrate, the method having the steps of: a) making a heterogeneous substrate having a first portion, an interface layer, and a second portion, the first portion including one or more buried zones sandwiched between first and second regions formed in a first monocrystalline material, the first region extending to the surface of the first portion, and the second region extending to the interface layer, at least one said buried zone being made at least in part out of a second monocrystalline material so as to make it selectively attackable relative to the first and second regions; b) making openings from the surface of the first portion and through the first region, which openings open out to at least one said buried zone; and c) etching at least part of at least one buried zone to form at least one cavity so as to define at least one active element that is at least a portion of the second regioType: GrantFiled: June 22, 2009Date of Patent: March 15, 2011Assignee: Commissarit a l'Energie AtomiqueInventors: François Perruchot, Bernard Diem, Vincent Larrey, Laurent Clavelier, Emmanuel Defay
-
Patent number: 7879734Abstract: A nanostructure is a porous body comprising a plurality of pillar-shaped pores and a region surrounding them, the region being an oxide amorphous region formed so as to contain C, Si, Ge or a material of a combination of them. Such a nanostructure can be used as a functional material in light emitting devices, optical devices and microdevices. It can also be used as a filter.Type: GrantFiled: April 24, 2006Date of Patent: February 1, 2011Assignee: Canon Kabushiki KaishaInventors: Kazuhiko Fukutani, Tohru Den
-
Patent number: 7838393Abstract: The invention relates to a process for collective manufacturing of cavities and/or membranes (24), with a given thickness d, in a wafer said to be a semiconductor on insulator layer, comprising at least one semiconducting surface layer with a thickness d on an insulating layer, this insulating layer itself being supported on a substrate, this process comprising: etching of the semiconducting surface layer with thickness d, the insulating layer forming a stop layer, to form said cavities and/or membranes in the surface layer.Type: GrantFiled: April 26, 2007Date of Patent: November 23, 2010Assignee: Tronic's MicrosystemsInventors: Joel Collet, Stephane Nicolas, Christian Pisella
-
Patent number: 7829413Abstract: Methods for forming a gate using quantum dots are disclosed. More particularly, the present invention relates to a method for forming quantum dots for fabrication of an ultrafine semiconductor device includes a gate with quantum dots. The present invention is capable of forming quantum dots in uniform sizes and at uniform intervals so as to achieve an electrically stable device.Type: GrantFiled: June 27, 2008Date of Patent: November 9, 2010Assignee: Dongbu Hitek Co., Ltd.Inventor: Jea Hee Kim
-
Patent number: 7825014Abstract: A method for fabricating a semiconductor device includes forming a pattern including a first layer including tungsten, performing a gas flowing process on the pattern in a gas ambience including nitrogen, and forming a second layer over the pattern using a source gas including nitrogen, wherein the purge is performed at a given temperature for a given period of time in a manner that a reaction between the first layer and the nitrogen used when forming the second layer is controlled.Type: GrantFiled: June 30, 2008Date of Patent: November 2, 2010Assignee: Hynix Semiconductor Inc.Inventors: Min-Gyu Sung, Hong-Seon Yang, Tae-Kwon Lee, Won Kim, Kwan-Yong Lim, Seung-Ryong Lee
-
Publication number: 20100267244Abstract: The present invention concerns an improved method for treating germanium surfaces in order to reveal crystal defects.Type: ApplicationFiled: November 5, 2008Publication date: October 21, 2010Inventor: Alexandra Abbadie
-
Patent number: 7759258Abstract: A surface texturization process for a silicon wafer, which is applied to a method for making a solar cell, is provided. The surface texturization process substantially comprises: 1) providing an acidic mixed solution; 2) immersing the silicon wafer in the acidic mixed solution; and 3) etching the acidic mixed solution for a predetermined time section. The mixed acidic solution includes nitric acid and ammonium fluoride and a predetermined mixture selecting from the group consisting of phosphoric acid, sulfuric acid or acetic acid.Type: GrantFiled: December 29, 2005Date of Patent: July 20, 2010Assignee: Industrial Technology Research InstituteInventor: Chen-Hsun Du
-
Patent number: 7749910Abstract: The invention provides a method for reducing the roughness of a free surface of a semiconductor wafer that includes removing material from the free surface of the wafer to provide a treated wafer, and performing a first rapid thermal annealing on the treated wafer in a pure argon atmosphere to substantially reduce the roughness of the free surface of the treated wafer. The material removal is selected and conducted to improve the effectiveness of the subsequent rapid thermal annealing in reducing the roughness of the free surface of the treated wafer.Type: GrantFiled: July 27, 2005Date of Patent: July 6, 2010Assignee: S.O.I.Tec Silicon on Insulator TechnologiesInventors: Eric Neyret, Ludovic Ecarnot, Christophe Maleville
-
Patent number: 7727901Abstract: A method of forming an ink, the ink configured to form a conductive densified film is disclosed. The method includes providing a set of Group IV semiconductor particles, wherein each Group IV semiconductor particle of the set of Group IV semiconductor particles includes a particle surface with a first exposed particle surface area. The method also includes reacting the set of Group IV semiconductor particles to a set of bulky capping agent molecules resulting in a second exposed particle surface area, wherein the second exposed particle surface area is less than the first exposed particle surface area. The method further includes dispersing the set of Group IV semiconductor particles in a vehicle, wherein the ink is formed.Type: GrantFiled: April 30, 2008Date of Patent: June 1, 2010Assignee: Innovalight, Inc.Inventors: Elena V. Rogojina, Manikandan Jayaraman, Karel Vanheusden
-
Patent number: 7666795Abstract: A method for manufacturing a semiconductor device includes forming a SiGe layer on a Si substrate, forming a dummy pattern to expose a surface of the Si substrate, and wet etching the SiGe layer while an etchant is contacted with, the dummy pattern.Type: GrantFiled: December 13, 2007Date of Patent: February 23, 2010Assignee: Seiko Epson CorporationInventors: Juri Kato, Hideaki Oka, Masamitsu Uehara
-
Patent number: 7648853Abstract: Dual channel heterostructures comprising strained Si and strained Ge-containing layers are disclosed, along with methods for producing such structures. In preferred embodiments, a strain-relaxed buffer layer is deposited on a carrier substrate, a strained Si layer is deposited over the strain-relaxed buffer layer and a strained Ge-containing layer is deposited over the strained Si layer. The structure can be transferred to a host substrate to produce the strained Si layer over the strained Ge-containing layer. By depositing the Si layer first, the process avoids Ge agglomeration problems.Type: GrantFiled: July 11, 2006Date of Patent: January 19, 2010Assignee: ASM America, Inc.Inventor: Matthias Bauer
-
Patent number: 7648864Abstract: A method (and resultant structure) of forming a semiconductor structure, includes forming a mixed rare earth oxide on silicon. The mixed rare earth oxide is lattice-matched to silicon.Type: GrantFiled: August 22, 2008Date of Patent: January 19, 2010Assignee: International Business Machines CorporationInventors: Nestor Alexander Bojarczuk, Jr., Douglas Andrew Buchanan, Supratik Guha, Vijay Narayanan, Lars-Ake Ragnarsson
-
Patent number: 7642197Abstract: According to various embodiments, there are eSiGe CMOS devices and methods of making them. The method of making a substrate for a CMOS device can include providing a DSB silicon substrate including a first bonded to a second layer, wherein each layer has a (100) oriented surface and a first direction and a second direction and the first direction of the first layer is approximately aligned with the second direction of the second layer. The method can also include performing amorphization on a selected region of the first layer to form a localized amorphous silicon region and recrystallizing the localized amorphous silicon region across the interface using the second layer as a template, such that the first direction of the first layer in the selected region is approximately aligned with the first direction of the second layer.Type: GrantFiled: July 9, 2007Date of Patent: January 5, 2010Assignee: Texas Instruments IncorporatedInventors: Periannan Chidambaram, Angelo Pinto
-
Patent number: 7635670Abstract: The present invention relates to a novel etching solution suitable for characterizing defects on semiconductor surfaces, including silicon germanium surfaces, as well as a method for treating semiconductor surfaces with an etching solution as disclosed herein. This novel etching solution is chromium-free and enables a highly sufficient etch rate and highly satisfactory etch results.Type: GrantFiled: February 12, 2007Date of Patent: December 22, 2009Assignee: S.O.I.Tec Silicon on Insulator TechnologiesInventor: Alexandra Abbadie