Germanium Or Silicon Or Ge-si On Iii-v Patents (Class 438/933)
  • Patent number: 6806502
    Abstract: Provide is a 3-5 group compound semiconductor having a concentration of a p-type dopant of 1×1017 cm− or more and 1×1021 cm−3 or less, which can be laminated to control the carrier concentration of an InGaAlN-type mixed crystal in a low range with high reproducibility. Also provided is a 3-5 group compound semiconductor in which the carrier concentration of an InGaAlN-type mixed crystal is controlled in a low range with high reproducibility, and a light emitting device having high light emitting efficiency.
    Type: Grant
    Filed: November 15, 2001
    Date of Patent: October 19, 2004
    Assignee: Sumitomo Chemical Company, Limted
    Inventors: Yasushi Iyechika, Yoshihiko Tsuchida, Yasuyuki Kurita
  • Publication number: 20040195658
    Abstract: Technology of making freestanding gallium nitride (GaN) wafers has been matured at length. Gallium nitride is rigid but fragile. Chamfering of a periphery of a GaN wafer is difficult. At present edges are chamfered by a rotary whetstone of gross granules with weak pressure. Minimum roughness of the chamfered edges is still about Ra10 &mgr;m to Ra6 &mgr;m. The large edge roughness causes scratches, cracks, splits or breaks in transferring process or wafer process. A wafer of the present invention is bevelled by fixing the wafer to a chuck of a rotor, bringing an edge of the wafer into contact with an elastic whetting material having a soft matrix and granules implanted on the soft matrix, rotating the wafer and feeding the whetting material. Favorably, several times of chamfering edges by changing the whetting materials of smaller granules are given to the wafer. The chamfering can realize small roughness of Ra10 nm and Ra5 &mgr;m at edges of wafers.
    Type: Application
    Filed: September 16, 2003
    Publication date: October 7, 2004
    Applicant: SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventors: Masahiro Nakayama, Masato Irikura
  • Publication number: 20040188684
    Abstract: Chemical vapor deposition (CVD) is commonly used to blanket deposit or selectively deposit and grow an epitaxial film on a substrate. When the exposed portion of a substrate's crystalline material is relatively small, however, conventional CVD techniques do not work well and the resulting films are rough and may be unusable. Embodiments of the present invention provide a CVD process for selectively depositing smooth silicon, germanium, or silicon germanium alloy epitaxial films on a substrate's exposed crystalline material when the amount of exposed crystalline material is less than approximately twenty percent.
    Type: Application
    Filed: March 31, 2003
    Publication date: September 30, 2004
    Inventors: Glenn A. Glass, Anand Murthy
  • Patent number: 6797641
    Abstract: A semi-conductor device includes a silicon substrate. A gate oxide dielectric layer is on the silicon substrate. A gate conductor includes a relatively thin layer of germanium on the dielectric layer. A relatively thick layer of gate conductor material is provided on the layer of germanium. Incorporating germanium at the gate conductor interface with the gate oxide stabilizes the gate oxide by providing a means of drawing charge trapping sites away from the oxide.
    Type: Grant
    Filed: May 8, 2002
    Date of Patent: September 28, 2004
    Assignee: International Business Machines Corporation
    Inventors: Steven J. Holmes, Mark Charles Hakey, Toshiharu Furukawa, David Vaclav Horak
  • Patent number: 6794306
    Abstract: A semiconductor device having a transistor of gate all around (GAA) type and a method of fabricating the same are disclosed. A SOI substrate composed of a SOI layer, a buried oxide layer and a lower substrate is prepared. The SOI layer has at least one unit dual layer of a silicon germanium layer and a silicon layer. The SOI layer is patterned to form an active layer pattern to a certain direction. An insulation layer is formed to cover the active layer pattern. An etch stop layer is stacked on the active layer pattern covered with the insulation layer. The etch stop layer is patterned and removed at a gate region crossing the active layer pattern at the channel region. The insulation layer is removed at the gate region. The silicon germanium layer is isotropically etched and selectively removed to form a cavity at the channel region of the active layer pattern.
    Type: Grant
    Filed: June 17, 2003
    Date of Patent: September 21, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Su Kim, Tae-Hee Choe, Hwa-Sung Rhee, Geum-Jong Bae, Nae-In Lee
  • Patent number: 6759712
    Abstract: The invention includes SOI thin film transistor constructions, memory devices, computer systems, and methods of forming various structures, devices and systems. The structures typically comprise a thin crystalline layer of silicon/germanium formed over a wide range of suitable substrates. The crystalline properties of the silicon/germanium can be controlled during formation of the silicon/germanium so that the material has a relaxed crystalline lattice and large crystalline grain sizes. The crystalline grain sizes can be sufficiently large so that transistor devices formed in association with the thin crystalline material have active regions utilizing only a single grain of the silicon/germanium material.
    Type: Grant
    Filed: September 12, 2002
    Date of Patent: July 6, 2004
    Assignee: Micron Technology, Inc.
    Inventor: Arup Bhattacharyya
  • Patent number: 6750130
    Abstract: A semiconductor structure including a first substrate, and an epitaxial layer bonded to the substrate. The epitaxial layer has a threading dislocation density of less than 107 cm−2 and an in-plane lattice constant that is different from that of the first substrate and a second substrate on which the epitaxial layer is fabricated. In another embodiment, there is provided a method of processing a semiconductor structure including providing a first substrate; providing a layered structure including a second substrate having an epitaxial layer provided thereon, the epitaxial layer having an in-plane lattice constant that is different from that of the first substrate and a threading dislocation density of less than 107 cm−2; bonding the first substrate to the layered structure; and removing the second substrate.
    Type: Grant
    Filed: January 17, 2001
    Date of Patent: June 15, 2004
    Assignee: AmberWave Systems Corporation
    Inventor: Eugene A. Fitzgerald
  • Patent number: 6746943
    Abstract: A semiconductor device has a semiconductor substrate, a first transistor having a first gate electrode formed of a polycrystalline silicon germanium film as formed above said semiconductor substrate, and a second transistor having a second gate electrode which is formed of a polycrystalline silicon germanium film as formed above the semiconductor substrate and which is different in concentration of germanium from the first gate electrode.
    Type: Grant
    Filed: June 12, 2003
    Date of Patent: June 8, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Mariko Takayanagi, Hironobu Fukui
  • Patent number: 6746902
    Abstract: A method of forming a SiGe layer having a relatively high Ge content includes preparing a silicon substrate; depositing a layer of SiGe to a thickness of between about 100 nm to 500 nm, wherein the Ge content of the SiGe layer is equal to or greater than 22%, by molecular weight; implanting H+ ions into the SiGe layer at a dose of between about 1·1016 cm−2 to 5·1016 cm−2, at an energy of between about 20 keV to 45 keV; thermal annealing the substrate and SiGe layer, to relax the SiGe layer, in an inert atmosphere at a temperature of between about 650° C. to 950° C. for between about 30 seconds and 30 minutes; and depositing a layer of tensile-strained silicon on the relaxed SiGe layer to a thickness of between about 5 nm to 30 nm.
    Type: Grant
    Filed: January 31, 2002
    Date of Patent: June 8, 2004
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Jer-Shen Maa, Douglas James Tweet, Sheng Teng Hsu
  • Patent number: 6743680
    Abstract: A method of manufacturing an integrated circuit includes providing an amorphous semiconductor material including germanium, annealing the amorphous semiconductor material, and doping to form a source location and a drain location. The semiconductor material containing germanium can increase the charge mobility associated with the transistor.
    Type: Grant
    Filed: June 22, 2000
    Date of Patent: June 1, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventor: Bin Yu
  • Patent number: 6730588
    Abstract: The present invention provides a method of forming SiGe gate electrodes using a thin nucleation layer. A dielectric layer is formed on a semiconductor wafer and a thin silicon nucleation layer deposited on top of the dielectric layer. A SiGe conducting film is deposited on the patterned silicon layer. The ratio of germanium to silicon in the gaseous source mixture for the silicon and germanium layer is selected so that the SiGe conducting film deposits on the nucleation layer but fails to deposit on the dielectric.
    Type: Grant
    Filed: December 20, 2001
    Date of Patent: May 4, 2004
    Assignee: LSI Logic Corporation
    Inventor: Richard Schinella
  • Patent number: 6723541
    Abstract: A method of producing a strain-relaxed Si—Ge virtual substrate for use in a semiconductor substrate which is planar and of less defects for improving the performance of a field effect semiconductor device, which method comprises covering an Si—Ge layer formed on an SOI substrate with an insulating layer to prevent evaporation of Ge, heating the mixed layer of silicon and germanium at a temperature higher than a solidus curve temperature determined by the germanium content of the Si—Ge layer into a partially melting state, and diffusing germanium to the Si layer on the insulating layer, thereby solidifying the molten Si—Ge layer to obtain a strain-relaxed Si—Ge virtual substrate.
    Type: Grant
    Filed: June 7, 2002
    Date of Patent: April 20, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Nobuyuki Sugii, Shinya Yamaguchi, Katsuyoshi Washio
  • Patent number: 6716726
    Abstract: The present invention relates to a thin film transistor, in a low-temperature poly-Si thin film becoming an elemental material of the thin film transistor, an object of the invention is to provide the thin film transistor suitable for realizing an image display device having a high performance and a large area at low cost by realizing a poly-crystalline thin film having a crystal structure restraining current scattering in a grain boundary, lessening surface roughness, and capable of realizing high mobility even to a positive hole current.
    Type: Grant
    Filed: October 22, 2002
    Date of Patent: April 6, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Shinya Yamaguchi, Takeo Shiba, Mutsuko Hatano, Seong-Kee Park
  • Patent number: 6709909
    Abstract: A method of manufacturing a semiconductor device which includes forming a first SiGe layer having a low content of Ge, forming an oxide layer by implanting oxygen ions into the first SiGe layer, and then annealing the first SiGe layer. The method also includes forming, on the first SiGe layer, a second SiGe layer which has a higher content of Ge than the first SiGe layer, forming a strained Si layer on the second SiGe layer, and forming a field effect transistor in which the strained Si layer is used a channel region. Further, a field effect transistor may be formed on a semiconductor substrate having an indefectible, high-quality, buried oxide layer and a largely strained Si layer, and hence a high-speed, low-power-consumption semiconductor device can be realized.
    Type: Grant
    Filed: May 19, 2003
    Date of Patent: March 23, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tomohisa Mizuno, Naoharu Sugiyama, Shinichi Takagi
  • Patent number: 6709912
    Abstract: A method for forming a dual Si—Ge poly-gates having different Ge concentrations is described. An NMOS active area and a PMOS active area are provided on a semiconductor substrate separated by an isolation region. A gate oxide layer is grown overlying the semiconductor substrate in each of the active areas. A polycrystalline silicon-germanium (Si—Ge) layer is deposited overlying the gate oxide layer wherein the polycrystalline Si—Ge layer has a first Ge concentration. The NMOS active area is blocked while the PMOS active area is exposed. Successive cycles of Ge plasma doping and laser annealing into the PMOS active area are performed to achieve a second Ge concentration higher than the first Ge concentration.
    Type: Grant
    Filed: October 8, 2002
    Date of Patent: March 23, 2004
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chew-Hoe Ang, Jeffrey Chee Wei-Lun, Wenhe Lin, Jia Zhen Zheng
  • Patent number: 6703293
    Abstract: A method of fabricating a Si1−XGeX film on a silicon substrate includes preparing a silicon substrate; epitaxially depositing a Si1−XGeX layer on the silicon substrate forming a Si1−XGeX/Si interface there between; amorphizing the Si1−XGeX layer at a temperature greater than Tc to form an amorphous, graded SiGe layer; and annealing the structure at a temperature of between about 650° C. to 1100° C. for between about ten seconds and sixty minutes to recrystallize the SiGe layer.
    Type: Grant
    Filed: July 11, 2002
    Date of Patent: March 9, 2004
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Douglas J. Tweet, Sheng Teng Hsu, Jer-shen Maa, Jong-Jan Lee
  • Patent number: 6699764
    Abstract: A method of fabricating a Si1−XGeX film on a silicon substrate includes preparing a silicon substrate; epitaxially depositing a Si1−XGeX layer on the silicon substrate forming a Si1−XGeX/Si interface there between; epitaxially growing a silicon cap on the Si1−XGeX layer; implanting hydrogen ions through the Si1−XGeX layer to a depth of between about 3 nm to 100 nm below the Si1−XGeX/Si interface; amorphizing the Si1−XGeX layer to form an amorphous, graded SiGe layer; and annealing the structure at a temperature of between about 650° C. to 1100° C. for between about ten seconds and sixty minutes to recrystallize the SiGe layer.
    Type: Grant
    Filed: September 9, 2002
    Date of Patent: March 2, 2004
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Douglas J. Tweet, Jer-shen Maa, Jong-Jan Lee, Sheng Teng Hsu
  • Patent number: 6696328
    Abstract: A CMOS gate electrode formed using a selective growth method and a fabrication method thereof, wherein, in the CMOS gate electrode, a first gate pattern of polysilicon germanium (poly-SiGe) is formed on a PMOS region of a semiconductor substrate, and a second gate pattern of polysilicon is selectively grown from an underlying layer. Although the first gate pattern on the PMOS region is formed of poly-SiGe, the characteristics of the second gate pattern on the NMOS region do not deteriorate, thereby increasing the overall characteristics of a CMOS transistor.
    Type: Grant
    Filed: April 15, 2003
    Date of Patent: February 24, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hwa-sung Rhee, Geum-jong Bae, Sang-su Kim, Jung-il Lee, Young-ki Ha, Ki-chul Kim
  • Patent number: 6689677
    Abstract: A GaAs/Ge on Si CMOS integrated circuit is formed to improve transistor switching (propagation) delay by taking advantage of the high electron mobility for GaAs in the N-channel device and the high hole mobility for Ge in the P-channel device. A semi-insulating (undoped) layer of GaAs is formed over a silicon base to provide a buffer layer eliminating the possibility of latch-up. GaAs and Ge wells are then formed over the semi-insulating GaAs layer, electrically isolated by standard thermal oxide and/or flowable oxide (HSQ). N-channel MOS devices and P-channel MOS devices are formed in the GaAs and Ge wells, respectively, and interconnected to form the integrated circuit. Gate electrodes for devices in both wells may be polysilicon, while the gate oxide is preferably gallium oxide for the N-channel devices and silicon dioxide for the P-channel devices. Minimum device feature sizes may be 0.5 &mgr;m to avoid hot carrier degradation while still achieving performance increases over 0.
    Type: Grant
    Filed: November 1, 2002
    Date of Patent: February 10, 2004
    Assignee: STMicroelectronics, Inc.
    Inventors: Guang-Bo Gao, Hoang Huy Hoang
  • Patent number: 6686281
    Abstract: A substrate processing apparatus for forming a boron doped silicon-germanium film on one or more substrates in a reaction furnace of a low pressure CVD apparatus uses a mixture gas of GeH4 and SiH4 as a reaction gas, and BCl3 as a doping gas. The substrate processing apparatus includes a plurality of gas outlets for supplying GeH4 at different locations in the reaction tube and a doping gas line for supplying BCl3 at least at an upstream side of gas flow in the reaction tube.
    Type: Grant
    Filed: September 5, 2002
    Date of Patent: February 3, 2004
    Assignee: Hitachi Kokusai Electric Inc.
    Inventors: Hirohisa Yamazaki, Takaaki Noda
  • Publication number: 20040014276
    Abstract: Transistors are manufactured by growing germanium source and drain regions, implanting dopant impurities into the germanium, and subsequently annealing the source and drain regions so that the dopant impurities diffuse through the germanium. The process is simpler than a process wherein germanium is insitu doped with p-type or n-type impurities. The dopant impurities diffuse easily through the germanium but not easily through underlying silicon, so that an interface between the germanium and silicon acts as a diffusion barrier and ensures positioning of the dopant atoms in the regions of the device where they improve transistor performance.
    Type: Application
    Filed: July 16, 2002
    Publication date: January 22, 2004
    Inventors: Anand S. Murthy, Boyan Boyanov, Ravindra Soman, Robert S. Chau
  • Patent number: 6680234
    Abstract: A semiconductor device includes a SiGe base bipolar transistor. The SiGe base bipolar transistor includes an emitter layer, a collector layer and a SiGe base layer formed of silicon containing germanium. A Ge concentration of the SiGe base layer is increased from 0% to 10% from a side of the emitter layer towards a side of the collector layer.
    Type: Grant
    Filed: August 29, 2002
    Date of Patent: January 20, 2004
    Assignee: NEC Electronics Corporation
    Inventor: Takasuke Hashimoto
  • Publication number: 20040009680
    Abstract: A silicon germanium layer is deposited directly on a gate dielectric layer formed over a semiconductor material of a substrate. A mixture of germaine and disilane gases is preferably used to form the silicon germanium layer. Disilane, when used together with germaine, forms a uniform silicon germanium layer.
    Type: Application
    Filed: July 10, 2002
    Publication date: January 15, 2004
    Applicant: Applied Materials, Inc.
    Inventors: Lee Luo, Shulin Wang, Li Fu, Xianzhi Tao, Kevin L. Cunningham
  • Patent number: 6642106
    Abstract: A method of memory device fabrication. In one embodiment, the method of memory device (400) fabrication comprises implanting an element (200) in a substrate (440). The element (200) causes an inherent elongational realignment of atoms in silicon (101,102) when silicon (100) is formed (471) upon the substrate (440) with the element (200) implanted therein. A layer of silicon (100) is formed (471) on the substrate having the element (200) implanted therein (470), wherein alignment of atoms (101) of the silicon elongates (102) to an atomical alignment equivalent (101g) to said element (200). The layer of silicon (471) and the substrate (470) are crystallized subsequent to the elongational realignment of atoms of the layer of silicon (101g), wherein a crystallized layer of elongated silicon (101g) decreases electron scattering thus realizing increase core gain in the memory device (400).
    Type: Grant
    Filed: May 31, 2002
    Date of Patent: November 4, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Nian Yang, Hyeon-Seag Kim, Zhigang Wang
  • Patent number: 6638797
    Abstract: The present invention pertains to a high-performance thin film transistor having a gate and an active region, whose active region comprises a poly-Si1-xGex alloy material and a channel layer of silicon, in which the channel layer of silicon is interposed between the poly-Si1-xGex alloy material and the gate, and a method for fabricating such a high-performance thin film transistor.
    Type: Grant
    Filed: September 3, 2002
    Date of Patent: October 28, 2003
    Assignees: Sony Corporation, Massachusetts Institute of Technology
    Inventors: Takashi Noguchi, Rafael Reif, Julie Tsai, Andrew J. Tang
  • Publication number: 20030151117
    Abstract: Layered germanium polymers that are semiconductive and demonstrate a strong red or infrared luminescence are produced through the topochemical conversion of calcium digermanide. Furthermore, silicon/germanium layer polymers can also be produced in this manner. These layer polymers can be produced epitaxially on substrates comprising crystalline germanium, and can be used to construct light-emitting optoelectronic components such as light-emitting diodes or lasers.
    Type: Application
    Filed: January 13, 2003
    Publication date: August 14, 2003
    Inventors: Gunther Vogg, Martin Brandt, Martin Stutzmann
  • Patent number: 6596605
    Abstract: A method of forming polycrystalline silicon germanium gate electrode is disclosed. The method include the steps of forming gate insulation layer on a substrate, forming a polycrystalline silicon layer on the gate insulation layer and making a plasma doping of germanium to the polycrystalline silicon layer. Generally, boron is doped to the polycrystalline silicon after the step of the plasma doping of germanium. The process of plasma doping of germanium comprises the step of forming germanium contained plasma and enhancing bias electric potential to substrate for the formulated germanium plasma to be accelerated and injected to the polycrystalline silicon layer revealed. If the present invention is applied to CMOS transistor device, doping mask for the germanium plasma doping can be used.
    Type: Grant
    Filed: December 28, 2000
    Date of Patent: July 22, 2003
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Min Ha, Jung-Woo Park
  • Patent number: 6593191
    Abstract: A method of fabricating a buried channel FET including providing a relaxed SiGe layer on a substrate, providing a channel layer on the relaxed SiGe layer, providing a SiGe cap layer on the channel layer, and ion implanting a dopant supply. The dopant supply can be ion implanted in either the SiGe cap layer or the relaxed SiGe layer. In another embodiment, there is provided a method of fabricating a circuit including providing at least one strained channel, enhancement mode FET, and at least one strained channel, depletion mode FET on a substrate, and ion implanting a dopant supply in the depletion mode FET.
    Type: Grant
    Filed: May 16, 2001
    Date of Patent: July 15, 2003
    Assignee: Amberwave Systems Corporation
    Inventor: Eugene A. Fitzgerald
  • Patent number: 6590236
    Abstract: High quality epitaxial layers of compound semiconductor materials can be grown overlying large silicon wafers by first growing an accommodating buffer layer on a silicon wafer. The accommodating buffer layer is a layer of monocrystalline oxide spaced apart from the silicon wafer by an amorphous interface layer of silicon oxide. The amorphous interface layer dissipates strain and permits the growth of a high quality monocrystalline oxide accommodating buffer layer. Any lattice mismatch between the accommodating buffer layer and the underlying silicon substrate is taken care of by the amorphous interface layer.
    Type: Grant
    Filed: July 24, 2000
    Date of Patent: July 8, 2003
    Assignee: Motorola, Inc.
    Inventors: Nada El-Zein, Jamal Ramdani, Kurt Eisenbeiser, Ravindranath Droopad
  • Patent number: 6586095
    Abstract: Nanostructures and methods of fabricating nanostructures are disclosed. A representative nanostructure includes a substrate having at least one semiconductor oxide. In addition, the nanostructure has a substantially rectangular cross-section. A method of preparing a plurality of semiconductor oxide nanostructures that have a substantially rectangular cross-section from an oxide powder is disclosed. A representative method includes: heating the oxide powder to an evaporation temperature of the oxide powder for about 1 hour to about 3 hours at about 200 torr to about 400 torr in an atmosphere comprising argon; evaporating the oxide powder; and forming the plurality of semiconductor oxide nanostructures.
    Type: Grant
    Filed: January 8, 2002
    Date of Patent: July 1, 2003
    Assignee: Georgia Tech Research Corp.
    Inventors: Zhong L. Wang, Zhengwei Pan, Zurong Dai
  • Patent number: 6573126
    Abstract: A process for producing monocrystalline semiconductor layers. In an exemplary embodiment, a graded Si1−xGex (x increases from 0 to y) is deposited on a first silicon substrate, followed by deposition of a relaxed Si1−yGey layer, a thin strained Si1−zGez layer and another relaxed Si1−yGey layer. Hydrogen ions are then introduced into the strained SizGez layer. The relaxed Si1−yGey layer is bonded to a second oxidized substrate. An annealing treatment splits the bonded pair at the strained Si layer, such that the second relaxed Si1−yGey layer remains on the second substrate. In another exemplary embodiment, a graded Si1−xGex is deposited on a first silicon substrate, where the Ge concentration x is increased from 0 to 1. Then a relaxed GaAs layer is deposited on the relaxed Ge buffer. As the lattice constant of GaAs is close to that of Ge, GaAs has high quality with limited dislocation defects.
    Type: Grant
    Filed: August 10, 2001
    Date of Patent: June 3, 2003
    Assignee: Massachusetts Institute of Technology
    Inventors: Zhi-Yuan Cheng, Eugene A. Fitzgerald, Dimitri A. Antoniadis, Judy L. Hoyt
  • Patent number: 6562703
    Abstract: A method is provided for forming a relaxed silicon germanium layer with a high germanium content on a silicon substrate. The method comprises: depositing a single-crystal silicon (Si) buffer layer overlying the silicon substrate; depositing a layer of single-crystal silicon germanium (Si1−xGex) overlying the Si buffer layer having a thickness of 1000 to 5000 Å; implanting the Si1−xGex layer with ionized molecular hydrogen (H2+) a projected range of approximately 100 to 300 Å into the underlying Si buffer layer; optionally, implanting the Si1−xGex layer with a species selected such as boron, He, or Si; annealing; and, in response to the annealing, converting the Si1−xGex layer to a relaxed Si1−xGex layer. Optionally, after annealing, an additional layer of single-crystal Si1−xGex having a thickness of greater than 1000 Å can be deposited overlying the relaxed layer of Si1−xGex.
    Type: Grant
    Filed: March 13, 2002
    Date of Patent: May 13, 2003
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Jer-Shen Maa, Douglas J. Tweet, Sheng Teng Hsu, Jong-Jan Lee
  • Patent number: 6544854
    Abstract: A method for fabricating a semiconducting device on a substrate, where the improvement includes forming a strained silicon germanium channel layer on the substrate. A gate insulation layer is formed on top of the strained silicon germanium channel layer, at a temperature that does not exceed about eight hundred centigrade. A gate electrode is formed on top of the gate insulation layer, and the gate electrode is patterned. A low dose drain dopant is impregnated into the substrate, and activated with a first laser anneal. A source-drain dopant is impregnated into the substrate, and activated with a second laser anneal. After the step of activating the low dose drain dopant with the first laser anneal, an insulating layer is formed around the gate electrode, at a temperature that does not exceed about eight hundred centigrade, and a spacer is formed around the gate electrode. The spacer is formed of a material that is reflective to the second laser anneal.
    Type: Grant
    Filed: November 28, 2000
    Date of Patent: April 8, 2003
    Assignee: LSI Logic Corporation
    Inventors: Helmut Puchner, Gary K. Giust
  • Patent number: 6541293
    Abstract: In a method of manufacturing a semiconductor light-emitting device involving the steps of: forming a first semiconductor layer; forming a light-emitting layer of superlattice structure by laminating a barrier layer being made of InY1Ga1−Y1N (Y1≧0) and a quantum well layer being made of InY2Ga1−Y2N (Y2>Y1 and Y2 >0) on the first semiconductor layer; and forming a second semiconductor layer on the light-emitting layer, an uppermost barrier layer, which will become an uppermost layer of the light-emitting layer, is made thicker than the other barrier layers. Further, at the time of forming the second semiconductor layer, an upper surface of such uppermost barrier layer is caused to disappear so that the thickness of the uppermost barrier layer becomes substantially equal to those of the other barrier layers.
    Type: Grant
    Filed: June 3, 2002
    Date of Patent: April 1, 2003
    Assignee: Toyoda Gosei Co., Ltd.
    Inventors: Norikatsu Koide, Shinya Asami, Junichi Umezaki, Masayoshi Koike, Shiro Yamasaki, Seiji Nagai
  • Patent number: 6524882
    Abstract: A nitride based III-V compound semiconductor doped with a p-type impurity is formed on a substrate made from sapphire. The substrate is then placed between a pair of RF electrodes, and a radio frequency field is applied between the RF electrodes. With this operation, electrons present in the compound semiconductor attack the bonding between the p-type impurity and hydrogen, to cut the bonding. The hydrogen atoms thus dissociated are released from the compound semiconductor, to thereby activate the p-type impurity. In this case, it is not required to heat the compound semiconductor by a heater or the like.
    Type: Grant
    Filed: April 3, 2001
    Date of Patent: February 25, 2003
    Assignee: Sony Corporation
    Inventors: Motonobu Takeya, Satoshi Taniguchi
  • Publication number: 20030022528
    Abstract: Chemical vapor deposition processes utilize higher order silanes and germanium precursors as chemical precursors. The processes have high deposition rates yet produce more uniform films, both compositionally and in thickness, than films prepared using conventional chemical precursors. In preferred embodiments, higher order silanes are employed to deposit SiGe-containing films that are useful in the semiconductor industry in various applications such as transistor gate electrodes.
    Type: Application
    Filed: February 11, 2002
    Publication date: January 30, 2003
    Inventor: Michael A. Todd
  • Publication number: 20030013323
    Abstract: A method is disclosed of forming buried channel devices and surface channel devices on a heterostructure semiconductor substrate. In an embodiment, the method includes the steps of providing a structure including a first layer having a first oxidation rate disposed over a second layer having a second oxidation rate wherein the first oxidation rate is greater than the second oxidation rate, reacting said first layer to form a sacrificial layer, and removing said sacrificial layer to expose said second layer.
    Type: Application
    Filed: June 14, 2002
    Publication date: January 16, 2003
    Inventors: Richard Hammond, Matthew Currie
  • Publication number: 20020190269
    Abstract: Ge/Si and other nonsilicon film heterostructures are formed by hydrogen-induced exfoliation of the Ge film which is wafer bonded to a cheaper substrate, such as Si. A thin, single-crystal layer of Ge is transferred to Si substrate. The bond at the interface of the Ge/Si heterostructures is covalent to ensure good thermal contact, mechanical strength, and to enable the formation of an ohmic contact between the Si substrate and Ge layers. To accomplish this type of bond, hydrophobic wafer bonding is used, because as the invention demonstrates the hydrogen-surface-terminating species that facilitate van der Waals bonding evolves at temperatures above 600° C. into covalent bonding in hydrophobically bound Ge/Si layer transferred systems.
    Type: Application
    Filed: April 17, 2002
    Publication date: December 19, 2002
    Inventors: Harry A. Atwater, James M. Zahler
  • Publication number: 20020168868
    Abstract: Chemical vapor deposition methods are used to deposit silicon-containing films over mixed substrates. Such methods are useful in semiconductor manufacturing to provide a variety of advantages, including uniform deposition over heterogeneous surfaces, high deposition rates, and higher manufacturing productivity. An example is in forming the base region of a heterojunction bipolar transistor, including simultaneous deposition over both single crystal semiconductor surfaces and amorphous insulating regions.
    Type: Application
    Filed: February 11, 2002
    Publication date: November 14, 2002
    Inventor: Michael A. Todd
  • Publication number: 20020163060
    Abstract: A GaAs substrate is reduced to a thickness of no more than 30 &mgr;m, preferably no more than 10 &mgr;m, by grinding. The substrate thus has the characteristics of a film, which prevents breakage of the substrate. A metallization can be provided on the rear of the substrate. The thermal characteristics are improved, because the heat can be transferred to the rear side of the substrate more effectively. Because of the smaller dimensions and good heat dissipation, smaller housings can be utilized. Extremely small holes (micro via holes) are etched into the substrate and provided with via hole fillers.
    Type: Application
    Filed: May 3, 2002
    Publication date: November 7, 2002
    Inventor: Peter Grambow
  • Patent number: 6472288
    Abstract: Bipolar transistors of different designs, particularly designs optimized for different high frequency applications are formed on the same substrate by separate base layer formation processes for epitaxial growth including different material concentration profiles of germanium, boron and/or carbon. Epitaxial growth of individual growth layers by low temperature processes is facilitated by avoiding etching of the silicon substrate including respective collector regions through use of an etch stop that can be etched selectively to silicon. Annealing processes can be performed between growth of respective base layers and/or performed collectively after all transistors are substantially completed.
    Type: Grant
    Filed: December 8, 2000
    Date of Patent: October 29, 2002
    Assignee: International Business Machines Corporation
    Inventors: Gregory G. Freeman, K. T. Schonenberg, Kenneth J. Stein, Seshadri Subbanna
  • Patent number: 6465316
    Abstract: First, a silicon germanium single-crystalline layer and a silicon single-crystalline layer are formed on a main surface of a bond wafer by epitaxy. The overall surface of the bond wafer is oxidized for forming a silicon oxide layer. Then, a base wafer is bonded to the bond wafer. The bond wafer and the base wafer bonded to each other are heated for reinforcing adhesion therebetween. Then, the bond wafer is removed by plasma etching with chlorine gas while making the silicon germanium single-crystalline layer serve as a stopper. Thereafter the silicon germanium single-crystalline layer is polished by chemical mechanical polishing to have a thickness suitable for forming a device. Thus implemented is a method of manufacturing an SOI substrate by bonding capable of employing a layer having a crystal state with small irregularity for serving as a stopper having selectivity for single-crystalline silicon and effectively using the stopper as a device forming layer.
    Type: Grant
    Filed: October 15, 2001
    Date of Patent: October 15, 2002
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Nobuyoshi Hattori, Satoshi Yamakawa, Junji Nakanishi
  • Publication number: 20020142532
    Abstract: According to a method for manufacturing a semiconductor device having a junction boundary where SiGe of a first conductivity type and Si or SiGe of a second conductivity type come in contact with each other, a portion where the junction boundary is exposed on the surface is cleaned with a first solution containing hydrofluoric acid and is then cleaned with a second solution containing sulfuric acid.
    Type: Application
    Filed: September 14, 2001
    Publication date: October 3, 2002
    Inventor: Fumihiko Hirose
  • Publication number: 20020130393
    Abstract: A semiconductor device has a semiconductor substrate, a first transistor having a first gate electrode formed of a polycrystalline silicon germanium film as formed above said semiconductor substrate, and a second transistor having a second gate electrode which is formed of a polycrystalline silicon germanium film as formed above the semiconductor substrate and which is different in concentration of germanium from the first gate electrode.
    Type: Application
    Filed: February 26, 2002
    Publication date: September 19, 2002
    Inventors: Mariko Takayanagi, Hironobu Fukui
  • Publication number: 20020123183
    Abstract: Structures and methods for fabricating high speed digital, analog, and combined digital/analog systems using planarized relaxed SiGe as the materials platform. The relaxed SiGe allows for a plethora of strained Si layers that possess enhanced electronic properties. By allowing the MOSFET channel to be either at the surface or buried, one can create high-speed digital and/or analog circuits. The planarization before the device epitaxial layers are deposited ensures a flat surface for state-of-the-art lithography.
    Type: Application
    Filed: July 16, 2001
    Publication date: September 5, 2002
    Inventor: Eugene A. Fitzgerald
  • Patent number: 6444509
    Abstract: The present invention pertains to a high-performance thin film transistor having a gate and an active region, whose active region comprises a poly-Si1−xGex alloy material and a channel layer of silicon, in which the channel layer of silicon is interposed between the poly-Si1−xGex alloy material and the gate, and a method for fabricating such a high-performance thin film transistor.
    Type: Grant
    Filed: December 23, 1997
    Date of Patent: September 3, 2002
    Assignees: Sony Corporation, Massachusetts Institute of Technology
    Inventors: Takashi Noguchi, Rafael Reif, Julie Tsai, Andrew J. Tang
  • Patent number: 6429061
    Abstract: A strained Si CMOS structure is formed by steps which include forming a relaxed SiGe layer on a surface of a substrate; forming isolation regions and well implant regions in said relaxed SiGe layer; and forming a strained Si layer on said relaxed SiGe layer. These processing steps may be used in conjunction with conventional gate processing steps in forming a strained MOSFET structure.
    Type: Grant
    Filed: July 26, 2000
    Date of Patent: August 6, 2002
    Assignee: International Business Machines Corporation
    Inventor: Kern Rim
  • Publication number: 20020096674
    Abstract: A method for growing GaN forms a group III alloy material in a processing chamber. A GaN nucleation layer is formed on the group III alloy in the processing chamber to provide a GaN substrate. A GaN structure is formed on the GaN substrate using a plurality of gas phase reactants in the processing chamber.
    Type: Application
    Filed: December 31, 2001
    Publication date: July 25, 2002
    Inventors: Hak Dong Cho, Seung Ho Park, Sang Hyun Won
  • Patent number: 6410343
    Abstract: A ferroelectric Pb5Ge3O11 (PGO) thin film is provided with a metal organic vapor deposition (MOCVD) process and RTP (Rapid Thermal Process) annealing techniques. The PGO film is substantially crystallization with c-axis orientation at temperature between 450 and 650° C. The PGO film has an average grain size of about 0.5 microns, with a deviation in grain size uniformity of less than 10%. Good ferroelectric properties are obtained for a 150 nm thick film with Ir electrodes. The films also show fatigue-free characteristics: no fatigue was observed up to 1×109 switching cycles. The leakage currents increase with increasing applied voltage, and are about 3.6×10−7A/cm2 at 100 kV/cm. The dielectric constant shows a behavior similar to most ferroelectric materials, with a maximum dielectric constant of about 45. These high quality MOCVD Pb5Ge3O11 films can be used for high density single transistor ferroelectric memory applications because of the homogeneity of the PGO film grain size.
    Type: Grant
    Filed: April 28, 1999
    Date of Patent: June 25, 2002
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Tingkai Li, Fengyan Zhang, Yoshi Ono, Sheng Teng Hsu
  • Patent number: 6391749
    Abstract: A method of selective epitaxial growth performed by sequentially and repeatedly introducing a source gas, an etching gas, and a reducing gas in the reaction chamber, wherein controlled epitaxial layer doping may be obtained by introducing a dopant source gas during introducing any one of the source gas, an etching gas, and a reducing gas, and thereby producing a smooth and uniform epitaxial layer on a predetermined region of a semiconductor substrate.
    Type: Grant
    Filed: June 15, 2001
    Date of Patent: May 21, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Woo Park, Jong-Ryul Yoo, Jung-Min Ha, Si-Young Choi