Patents by Inventor Byung-Gil Jeon

Byung-Gil Jeon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9903901
    Abstract: A leakage current detection device includes a test detection circuit, a reference detection circuit, a comparator, and a latch circuit. The test detection circuit is coupled between a test node and a test line, provides a voltage to the test node to charge the test line, floats the test node and the test line, and decreases a voltage of the test node based on leakage current of the test line. The reference detection circuit is coupled between a reference node and a reference line, provides the voltage to the reference node to charge the reference line, floats the reference node and the reference line, and decreases a voltage of the reference node based on self-discharge of the reference line. The comparator outputs a comparison signal by comparing voltages of the test node and the reference node. The latch circuit latches the comparison signal to output a test result signal.
    Type: Grant
    Filed: April 8, 2015
    Date of Patent: February 27, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Gil Jeon, Doo-Gon Kim
  • Patent number: 9899723
    Abstract: An electronic device with an antenna, e.g., for near field communication (NFC) is disclosed. The electronic device includes a display, a fixing frame fixing the display and including a bezel area at a periphery of the display, and a communication module disposed at the bezel area. The communication module includes a circuit board, which has an antenna radiator and a communication circuit disposed thereon. The communication module performs wireless communication with an external apparatus via the communication circuit and antenna radiator.
    Type: Grant
    Filed: October 20, 2014
    Date of Patent: February 20, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-young Lee, Hwan-myung Noh, Byung-gil Jeon
  • Patent number: 9842659
    Abstract: Provided are a non-volatile memory device, a memory system, and a method of operating the non-volatile memory device. The method includes: performing a user operation according to at least one mode selected from among a writing mode, a reading mode, and an erasing mode with respect to a memory cell array; setting up voltages of a plurality of word lines; floating at least one word line from among the plurality of word lines, the voltages of which are set up, according to the at least one selected mode; and detecting whether the at least one word line has a progressive defect, according to a result of detecting a voltage level of the at least one floated word line.
    Type: Grant
    Filed: February 6, 2015
    Date of Patent: December 12, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-wan Nam, Byung-gil Jeon, Dae-seok Byeon
  • Patent number: 9459681
    Abstract: An apparatus to control power of an electronic device includes a local area network (LAN) controller to control network communication of the electronic device, a communication interface connected to an external dongle to perform the network communication, a connection detector to detect whether a first signal for connection with the LAN controller is received from the external dongle, and a power controller to supply power to the LAN controller when the first signal is detected and to shut off power to the LAN controller when the first signal is not detected.
    Type: Grant
    Filed: November 14, 2012
    Date of Patent: October 4, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byung-gil Jeon, Eun-sik Jang
  • Publication number: 20160018454
    Abstract: A leakage current detection device includes a drive voltage generation circuit, a reference voltage generation circuit, a first capacitor, a second capacitor, a comparator, and a latch circuit. The drive voltage generation circuit provides a drive voltage to a test line in response to a charge control signal to charge the test line. The reference voltage generation circuit generates a first reference voltage and a second reference voltage, and provides the first reference voltage to a detection node in response to a switch control signal. The first capacitor is coupled between the test line and the detection node. The second capacitor is coupled between the detection node and a ground voltage. The comparator outputs a comparison signal by comparing a voltage of the detection node with the second reference voltage. The latch circuit latches the comparison signal, and outputs the latched comparison signal as a test result signal.
    Type: Application
    Filed: June 11, 2015
    Publication date: January 21, 2016
    Inventors: BYUNG-GIL JEON, OH-SUK KWON, DOO-GON KIM, SUNG-WHAN SEO
  • Publication number: 20160018453
    Abstract: A leakage current detection device includes a test detection circuit, a reference detection circuit, a comparator, and a latch circuit. The test detection circuit is coupled between a test node and a test line, provides a voltage to the test node to charge the test line, floats the test node and the test line, and decreases a voltage of the test node based on leakage current of the test line. The reference detection circuit is coupled between a reference node and a reference line, provides the voltage to the reference node to charge the reference line, floats the reference node and the reference line, and decreases a voltage of the reference node based on self-discharge of the reference line. The comparator outputs a comparison signal by comparing voltages of the test node and the reference node. The latch circuit latches the comparison signal to output a test result signal.
    Type: Application
    Filed: April 8, 2015
    Publication date: January 21, 2016
    Inventors: BYUNG-GIL JEON, DOO-GON KIM
  • Publication number: 20150295302
    Abstract: An electronic device with an antenna, e.g., for near field communication (NFC) is disclosed. The electronic device includes a display, a fixing frame fixing the display and including a bezel area at a periphery of the display, and a communication module disposed at the bezel area. The communication module includes a circuit board, which has an antenna radiator and a communication circuit disposed thereon. The communication module performs wireless communication with an external apparatus via the communication circuit and antenna radiator.
    Type: Application
    Filed: October 20, 2014
    Publication date: October 15, 2015
    Inventors: In-young LEE, Hwan-myung NOH, Byung-gil JEON
  • Publication number: 20150287479
    Abstract: Provided are a non-volatile memory device, a memory system, and a method of operating the non-volatile memory device. The method includes: performing a user operation according to at least one mode selected from among a writing mode, a reading mode, and an erasing mode with respect to a memory cell array; setting up voltages of a plurality of word lines; floating at least one word line from among the plurality of word lines, the voltages of which are set up, according to the at least one selected mode; and detecting whether the at least one word line has a progressive defect, according to a result of detecting a voltage level of the at least one floated word line.
    Type: Application
    Filed: February 6, 2015
    Publication date: October 8, 2015
    Inventors: Sang-wan NAM, Byung-gil JEON, Dae-seok BYEON
  • Patent number: 8467244
    Abstract: A flash memory device and a flash memory system are disclosed. The flash memory device includes a first non-volatile memory including a plurality of page data cells, storing page data, and reading and outputting the stored page data when a read command is applied from an external portion; and a second non-volatile memory including a plurality of spare data cells respectively adjacent to the plurality of page data cells, storing spare data, scanning the spare data and temporarily storing corresponding information when a file system is mounted, reading and outputting the stored spare data when the read command is applied.
    Type: Grant
    Filed: July 27, 2010
    Date of Patent: June 18, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Gil Jeon, Kang-Woon Lee, Byung-Jun Min, Han-Joo Lee
  • Patent number: 8300465
    Abstract: A flash memory device and a flash memory system are disclosed. The flash memory device includes a first non-volatile memory including a plurality of page data cells, storing page data, and reading and outputting the stored page data when a read command is applied from an external portion; and a second non-volatile memory including a plurality of spare data cells respectively adjacent to the plurality of page data cells, storing spare data, scanning the spare data and temporarily storing corresponding information when a file system is mounted, reading and outputting the stored spare data when the read command is applied.
    Type: Grant
    Filed: July 26, 2010
    Date of Patent: October 30, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Gil Jeon, Kang-Woon Lee, Byung-Jun Min, Han-Joo Lee
  • Patent number: 7916538
    Abstract: A memory device includes a memory cell array including a NAND flash cell portion including a plurality of first columns of serially-connected flash memory cells and a non-volatile random access memory (NVRAM) cell portion including a plurality of second columns of NVRAM cells. The flash memory cells and the NVRAM cells are arranged such that respective word lines are connected to flash memory cells and NVRAM cells in each of respective rows, which may correspond to page units including flash memory cells and NVRAM cells.
    Type: Grant
    Filed: December 18, 2008
    Date of Patent: March 29, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-gil Jeon, Byung-jun Min, Hong-sik Jeong
  • Publication number: 20100312954
    Abstract: A flash memory device and a flash memory system are disclosed. The flash memory device includes a first non-volatile memory including a plurality of page data cells, storing page data, and reading and outputting the stored page data when a read command is applied from an external portion; and a second non-volatile memory including a plurality of spare data cells respectively adjacent to the plurality of page data cells, storing spare data, scanning the spare data and temporarily storing corresponding information when a file system is mounted, reading and outputting the stored spare data when the read command is applied.
    Type: Application
    Filed: July 27, 2010
    Publication date: December 9, 2010
    Inventors: Byung-Gil Jeon, Kang-Woon Lee, Byung-Jun Min, Han-Joo Lee
  • Publication number: 20100293323
    Abstract: A flash memory device and a flash memory system are disclosed. The flash memory device includes a first non-volatile memory including a plurality of page data cells, storing page data, and reading and outputting the stored page data when a read command is applied from an external portion; and a second non-volatile memory including a plurality of spare data cells respectively adjacent to the plurality of page data cells, storing spare data, scanning the spare data and temporarily storing corresponding information when a file system is mounted, reading and outputting the stored spare data when the read command is applied.
    Type: Application
    Filed: July 26, 2010
    Publication date: November 18, 2010
    Inventors: Byung-Gil Jeon, Kang-Woon Lee, Byung-Jun Min, Han-Joo Lee
  • Patent number: 7800931
    Abstract: In a ferroelectric random access memory device that can allow a stable burst read operation and a method of driving a ferroelectric random access memory device thereof, the ferroelectric random access memory device comprises first and second memory cell sections, each comprising a plurality of ferroelectric memory cells, and a read circuit that sequentially performs a burst read operation on the first and second memory cell sections such that a read operation of the first memory cell section partially overlaps a read operation of the second memory cell section. When a chip is disabled during the read operation of the first memory cell section, the read circuit writes back data in the second memory cell section in response to the extent to which the read operation of the second memory cell section has been performed.
    Type: Grant
    Filed: August 14, 2008
    Date of Patent: September 21, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Jun Min, Kang-Woon Lee, Han-Joo Lee, Byung-Gil Jeon
  • Patent number: 7787297
    Abstract: A flash memory device and a flash memory system are disclosed. The flash memory device includes a first non-volatile memory including a plurality of page data cells, storing page data, and reading and outputting the stored page data when a read command is applied from an external portion; and a second non-volatile memory including a plurality of spare data cells respectively adjacent to the plurality of page data cells, storing spare data, scanning the spare data and temporarily storing corresponding information when a file system is mounted, reading and outputting the stored spare data when the read command is applied.
    Type: Grant
    Filed: February 29, 2008
    Date of Patent: August 31, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Gil Jeon, Kang-Woon Lee, Byung-Jun Min, Han-Joo Lee
  • Patent number: 7617351
    Abstract: A semiconductor memory having two different memory areas in one chip includes a memory cell array including a first variable memory area controlled to be accessible in at least first and second operation modes, and a second variable memory area controlled to be inaccessible in one of the first and second operation modes; and a memory control unit for storing area information discriminating between the first memory area and the second memory area and generating memory control signals for controlling access to the first memory area and the second memory area. One memory can be substituted for a memory combination including ROMs and RAMs in one chip.
    Type: Grant
    Filed: December 7, 2006
    Date of Patent: November 10, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Jun Min, Kang-Woon Lee, Han-Joo Lee, Byung-Gil Jeon
  • Patent number: 7616514
    Abstract: A reference voltage supply apparatus and a driving method thereof in a ferroelectric memory device provide a reference voltage stabilized against the imprint effect thus maintaining reading reliability of the device. In the reference voltage supply apparatus (e.g., using a non-switching capacitance of a ferroelectric capacitor), a reference cell is constructed of a ferroelectric capacitor and an access switch, and provides a reference voltage to read data from a memory cell. In an active mode, the reference cell stores data of a first logic state (e.g., corresponding to the non-switching capacitance of the ferroelectric capacitor), in the reference cell, and then supplies, as a reference voltage, the voltage corresponding to the data of the first logic state to a bit line; and in a stand-by mode, a reference voltage controller stores (writes) data of a second logic state (opposite to the first logic state), into the reference cell.
    Type: Grant
    Filed: August 26, 2005
    Date of Patent: November 10, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kang-Woon Lee, Byung Jun Min, Han-Joo Lee, Byung-Gil Jeon
  • Patent number: 7586774
    Abstract: A stacked ferroelectric memory device has selection transistors including a first gate structure, a first impurity region, a second impurity region, a first insulating interlayer covering the selection transistors, bit line structures electrically connected to the first impurity regions, a second insulating interlayer covering the bit line structures, doped single crystalline silicon plugs formed through the first and the second insulating interlayers, each of which contacts the second impurity region and has a height greater than that of the bit line structures, active patterns disposed on the plugs and the second insulating interlayer, each of which contacts the plugs, and ferroelectric transistors disposed on the active patterns, each of which has a second gate structure including a ferroelectric layer pattern and a conductive pattern, a third impurity region and a fourth impurity region. The ferroelectric memory device performs a random access operation and has a high degree of integration.
    Type: Grant
    Filed: February 14, 2007
    Date of Patent: September 8, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Heung-Jin Joo, Byung-Gil Jeon, Byoung-Jae Bae, Ki-Nam Kim
  • Publication number: 20090190401
    Abstract: A memory device includes a memory cell array including a NAND flash cell portion including a plurality of first columns of serially-connected flash memory cells and a non-volatile random access memory (NVRAM) cell portion including a plurality of second columns of NVRAM cells. The flash memory cells and the NVRAM cells are arranged such that respective word lines are connected to flash memory cells and NVRAM cells in each of respective rows, which may correspond to page units including flash memory cells and NVRAM cells.
    Type: Application
    Filed: December 18, 2008
    Publication date: July 30, 2009
    Inventors: Byung-gil Jeon, Byung-jun Min, Hong-sik Jeong
  • Publication number: 20090052224
    Abstract: In a ferroelectric random access memory device that can allow a stable burst read operation and a method of driving a ferroelectric random access memory device thereof, the ferroelectric random access memory device comprises first and second memory cell sections, each comprising a plurality of ferroelectric memory cells, and a read circuit that sequentially performs a burst read operation on the first and second memory cell sections such that a read operation of the first memory cell section partially overlaps a read operation of the second memory cell section. When a chip is disabled during the read operation of the first memory cell section, the read circuit writes back data in the second memory cell section in response to the extent to which the read operation of the second memory cell section has been performed.
    Type: Application
    Filed: August 14, 2008
    Publication date: February 26, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Byung-Jun Min, Kang-Woon Lee, Han-Joo Lee, Byung-Gil Jeon