Patents by Inventor Doo-Young Lee

Doo-Young Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180006546
    Abstract: Disclosed herein is a power control apparatus for sub-modules in an MMC, which controls stable supply of power to sub-modules in MMC connected to an HVDC system and a STATCOM. The power control apparatus includes at least one first resistor connected between P and N buses of MMC; a second resistor connected in series with the first resistor; a switch connected in series with the second resistor; a third resistor connected in parallel with the second resistor and the switch which are connected in series; a Zener diode connected in parallel with the third resistor; and a DC/DC converter connected between both ends of the Zener diode and configured to convert voltage across both ends of the Zener diode into low voltage, and supply the low voltage to the sub-modules, wherein a magnitude of current flowing through the Zener diode is controlled depending on ON/OFF switching of the switch.
    Type: Application
    Filed: December 29, 2015
    Publication date: January 4, 2018
    Inventors: June-Sung KIM, Hong-Ju JUNG, Jung-Soo PARK, Doo-Young LEE, Jong-Yun CHOI
  • Publication number: 20170358573
    Abstract: A semiconductor device includes a first gate pattern and a second gate pattern on a substrate, the first gate pattern having a first height and the second gate pattern having a second height, an insulating pattern on the substrate covering the first and second gate patterns, the insulating pattern including a trench exposing the substrate between the first and second gate patterns, a spacer contacting at least a portion of a sidewall of the insulating pattern within the trench, the spacer spaced apart from the first and second gate patterns and having a third height larger than the first and second heights, and a contact structure filling the trench.
    Type: Application
    Filed: August 28, 2017
    Publication date: December 14, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Doo-Young LEE, Sang-Hyun LEE, Myung-Hoon JUNG, Do-Hyoung KIM
  • Publication number: 20170346407
    Abstract: The present invention relates to a power control apparatus for sub-modules in a Modular Multilevel Converter (MMC), which controls the supply of power to sub-modules in an MMC connected to an HVDC system and to a STATCOM.
    Type: Application
    Filed: December 28, 2015
    Publication date: November 30, 2017
    Inventors: June-Sung KIM, Hong-Ju JUNG, Jung-Soo PARK, Doo-Young LEE, Jong-Yun CHOI
  • Patent number: 9768163
    Abstract: A semiconductor device includes a first gate pattern and a second gate pattern on a substrate, the first gate pattern having a first height and the second gate pattern having a second height, an insulating pattern on the substrate covering the first and second gate patterns, the insulating pattern including a trench exposing the substrate between the first and second gate patterns, a spacer contacting at least a portion of a sidewall of the insulating pattern within the trench, the spacer spaced apart from the first and second gate patterns and having a third height larger than the first and second heights, and a contact structure filling the trench.
    Type: Grant
    Filed: June 19, 2015
    Date of Patent: September 19, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Doo-Young Lee, Sang-Hyun Lee, Myung-Hoon Jung, Do-Hyoung Kim
  • Publication number: 20170229845
    Abstract: The present invention relates to a module replacement device of a high voltage direct current transmission system. In the present invention, a replacement base (40) is provided in a structure (1) by using a support member (70) such that a sub-module (30) movably provided at a fixing base (10) of the structure (1) can be replaced by being withdrawn outside of the structure (1). A rear end of a base plate (42) of the replacement base (40) is hooked to an insulation support part (9) of the structure (1), and a front end of the replacement base (40) is supported by the support member (70) hooked to one side of the structure (1). The support member (70) is provided with a turn buckle (74) so as to adjust the replacement base (40) such that the replacement base is horizontally provided thereto.
    Type: Application
    Filed: July 8, 2015
    Publication date: August 10, 2017
    Inventors: June-Sung KIM, Hong-Ju JUNG, Jung-Soo PARK, Doo-Young LEE, Jong-Yun CHOI
  • Patent number: 9704745
    Abstract: A sacrificial layer is formed to cover the gate structures. The sacrificial layer is patterned to form a first opening in the sacrificial layer. A preliminary contact is formed in the first opening and the sacrificial layer is selectively removed. An insulating layer is formed to cover the gate structures and to expose the preliminary contact. The preliminary contact is removed to form a second opening in the insulating layer, and then a contact is formed in the second opening.
    Type: Grant
    Filed: December 1, 2015
    Date of Patent: July 11, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: KeunHee Bai, Dohyoung Kim, Johnsoo Kim, Heungsik Park, Doo-Young Lee, Sanghyun Lee
  • Patent number: 9536983
    Abstract: A method of forming a semiconductor device includes forming a gate electrode on a substrate, forming a first spacer on a sidewall of the gate electrode, forming a second spacer on the first spacer, and forming a capping pattern on top surfaces of the gate electrode, the first spacer and the second spacer. An outer sidewall of the second spacer is vertically aligned with a sidewall of the capping pattern.
    Type: Grant
    Filed: December 16, 2015
    Date of Patent: January 3, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Doo-Young Lee, Dohyoung Kim, Johnsoo Kim, Heungsik Park, Hongsik Shin, Younghun Choi
  • Publication number: 20160308016
    Abstract: Provided is a semiconductor device including a substrate with an active pattern, a gate electrode crossing the active pattern, a source/drain region in an upper portion of the active pattern at a side of the gate electrode, the source/drain region including a recess region at an upper region thereof, a contact electrically connected to the source/drain region, the contact including a lower portion provided in the recess region, and a metal silicide layer provided at a lower region of the recess region and between the source/drain region and the contact.
    Type: Application
    Filed: March 3, 2016
    Publication date: October 20, 2016
    Inventors: Hyoseok CHOI, Hwichan JUN, Yoonhae KIM, Chulsung KIM, Heungsik PARK, Doo-Young LEE
  • Publication number: 20160233310
    Abstract: A method of forming a semiconductor device includes forming a gate electrode on a substrate, forming a first spacer on a sidewall of the gate electrode, forming a second spacer on the first spacer, and forming a capping pattern on top surfaces of the gate electrode, the first spacer and the second spacer. An outer sidewall of the second spacer is vertically aligned with a sidewall of the capping pattern.
    Type: Application
    Filed: December 16, 2015
    Publication date: August 11, 2016
    Inventors: Doo-Young Lee, Dohyoung KIM, Johnsoo KIM, Heungsik PARK, Hongsik SHIN, Younghun CHOI
  • Publication number: 20160204030
    Abstract: A sacrificial layer is formed to cover the gate structures. The sacrificial layer is patterned to form a first opening in the sacrificial layer. A preliminary contact is formed in the first opening and the sacrificial layer is selectively removed. An insulating layer is formed to cover the gate structures and to expose the preliminary contact. The preliminary contact is removed to form a second opening in the insulating layer, and then a contact is formed in the second opening.
    Type: Application
    Filed: December 1, 2015
    Publication date: July 14, 2016
    Inventors: KeunHee BAI, Dohyoung KIM, Johnsoo KIM, Heungsik PARK, Doo-Young LEE, Sanghyun LEE
  • Publication number: 20160111506
    Abstract: A semiconductor device includes a first gate pattern and a second gate pattern on a substrate, the first gate pattern having a first height and the second gate pattern having a second height, an insulating pattern on the substrate covering the first and second gate patterns, the insulating pattern including a trench exposing the substrate between the first and second gate patterns, a spacer contacting at least a portion of a sidewall of the insulating pattern within the trench, the spacer spaced apart from the first and second gate patterns and having a third height larger than the first and second heights, and a contact structure filling the trench.
    Type: Application
    Filed: June 19, 2015
    Publication date: April 21, 2016
    Inventors: Doo-Young LEE, Sang-Hyun LEE, Myung-Hoon JUNG, Do-Hyoung KIM
  • Patent number: 8927355
    Abstract: A method of manufacturing a semiconductor device, including the second sacrificial layer receiving a gate structure include a metal and a spacer on a sidewall of the gate structure therethrough being formed on a substrate. The second sacrificial layer is removed. A second etch stop layer and an insulating interlayer are sequentially formed on the gate structure, the spacer and the substrate. An opening passing through the insulating interlayer is formed to expose a portion of the gate structure, a portion of the spacer and a portion of the second etch stop layer on a portion of the substrate. The second etch stop layer being exposed through the opening is removed. The contact being electrically connected to the gate structure and the substrate and filling the opening is formed. The semiconductor device having the metal gate electrode and the shared contact has a desired leakage current characteristic and resistivity characteristics.
    Type: Grant
    Filed: November 28, 2011
    Date of Patent: January 6, 2015
    Assignee: SAMSUNG Electronics Co., Ltd.
    Inventors: Doo-Young Lee, Ki Il Kim, Myeong-Cheol Kim, Do-Hyoung Kim, Do-Hsing Lee
  • Patent number: 8486787
    Abstract: A method of fabricating a semiconductor device includes forming a first contact opening having a relatively larger depth than a second contact opening to expose first and second contacts through an insulation layer, where the first and second contacts are located at different depths with respect to an upper surface of the insulation layer. Therefore, it is possible to prevent excessive over-etch of the second contact opening and minimize etching damage to the contact region exposed by the second contact opening.
    Type: Grant
    Filed: March 30, 2011
    Date of Patent: July 16, 2013
    Assignee: SAMSUNG Electronics Co., Ltd.
    Inventors: Nam-Gun Kim, Sung-Il Cho, Yoon-Jae Kim, Doo-Young Lee
  • Publication number: 20120135577
    Abstract: A method of manufacturing a semiconductor device, including the second sacrificial layer receiving a gate structure include a metal and a spacer on a sidewall of the gate structure therethrough being formed on a substrate. The second sacrificial layer is removed. A second etch stop layer and an insulating interlayer are sequentially formed on the gate structure, the spacer and the substrate. An opening passing through the insulating interlayer is formed to expose a portion of the gate structure, a portion of the spacer and a portion of the second etch stop layer on a portion of the substrate. The second etch stop layer being exposed through the opening is removed. The contact being electrically connected to the gate structure and the substrate and filling the opening is formed. The semiconductor device having the metal gate electrode and the shared contact has a desired leakage current characteristic and resistivity characteristics.
    Type: Application
    Filed: November 28, 2011
    Publication date: May 31, 2012
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Doo-Young LEE, Ki Il Kim, Myeong-Cheol Kim, Do-Hyoung Kim, Do-Hsing Lee
  • Patent number: 8053358
    Abstract: Methods of forming integrated circuit devices include upper sidewall spacers in contact holes to provide enhanced electrical isolation to contact plugs therein while maintaining relatively low contact resistance. These methods include forming an interlayer insulating layer on a semiconductor substrate. The interlayer insulating layer includes at least a first electrically insulating layer of a first material on the semiconductor substrate and a second electrically insulating layer of a second material on the first electrically insulating layer. A contact hole is formed that extends through the interlayer insulating layer and exposes a primary surface of the semiconductor substrate. This contact hole may be formed by selectively etching the second electrically insulating layer and the first electrically insulating layer in sequence and at a faster etch rate of the first material relative to the second material.
    Type: Grant
    Filed: December 10, 2010
    Date of Patent: November 8, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Doo-young Lee, Sang-sup Jeong, Sung-gil Choi, Jong-chul Park, Jin-young Kim, Ki-jin Park
  • Publication number: 20110256719
    Abstract: A method of fabricating a semiconductor device includes forming a first contact opening having a relatively larger depth than a second contact opening to expose first and second contacts through an insulation layer, where the first and second contacts are located at different depths with respect to an upper surface of the insulation layer. Therefore, it is possible to prevent excessive over-etch of the second contact opening and minimize etching damage to the contact region exposed by the second contact opening.
    Type: Application
    Filed: March 30, 2011
    Publication date: October 20, 2011
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Nam-Gun Kim, Sung-Il Cho, Yoon-Jae Kim, Doo-Young Lee
  • Publication number: 20110104889
    Abstract: Methods of forming integrated circuit devices include upper sidewall spacers in contact holes to provide enhanced electrical isolation to contact plugs therein while maintaining relatively low contact resistance. These methods include forming an interlayer insulating layer on a semiconductor substrate. The interlayer insulating layer includes at least a first electrically insulating layer of a first material on the semiconductor substrate and a second electrically insulating layer of a second material on the first electrically insulating layer. A contact hole is formed that extends through the interlayer insulating layer and exposes a primary surface of the semiconductor substrate. This contact hole may be formed by selectively etching the second electrically insulating layer and the first electrically insulating layer in sequence and at a faster etch rate of the first material relative to the second material.
    Type: Application
    Filed: December 10, 2010
    Publication date: May 5, 2011
    Inventors: Doo-young Lee, Sang-sup Jeong, Sung-gil Chol, Jong-chul Park, Jin-young Kim, Ki-jin Park
  • Patent number: 7875551
    Abstract: Methods of forming integrated circuit devices include upper sidewall spacers in contact holes to provide enhanced electrical isolation to contact plugs therein while maintaining relatively low contact resistance. These methods include forming an interlayer insulating layer on a semiconductor substrate. The interlayer insulating layer includes at least a first electrically insulating layer of a first material on the semiconductor substrate and a second electrically insulating layer of a second material on the first electrically insulating layer. A contact hole is formed that extends through the interlayer insulating layer and exposes a primary surface of the semiconductor substrate. This contact hole may be formed by selectively etching the second electrically insulating layer and the first electrically insulating layer in sequence and at a faster etch rate of the first material relative to the second material.
    Type: Grant
    Filed: October 8, 2009
    Date of Patent: January 25, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Doo-young Lee, Sang-sup Jeong, Sung-gil Choi, Jong-chul Park, Jin-young Kim, Ki-jin Park
  • Publication number: 20100112803
    Abstract: Methods of forming integrated circuit devices include upper sidewall spacers in contact holes to provide enhanced electrical isolation to contact plugs therein while maintaining relatively low contact resistance. These methods include forming an interlayer insulating layer on a semiconductor substrate. The interlayer insulating layer includes at least a first electrically insulating layer of a first material on the semiconductor substrate and a second electrically insulating layer of a second material on the first electrically insulating layer. A contact hole is formed that extends through the interlayer insulating layer and exposes a primary surface of the semiconductor substrate. This contact hole may be formed by selectively etching the second electrically insulating layer and the first electrically insulating layer in sequence and at a faster etch rate of the first material relative to the second material.
    Type: Application
    Filed: October 8, 2009
    Publication date: May 6, 2010
    Inventors: Doo-young Lee, Sang-sup Jeong, Sung-gil Choi, Jong-chul Park, Jin-young Kim, Ki-jin Park
  • Patent number: 7602194
    Abstract: A method of water absorption for a generator stator winding insulator using a cross capacitance involves detecting a state of the insulator of the stator winding of the generator using a theory of the cross capacitance, and carrying out the water absorption test of the insulator of the stator winding of the power generator using the detected state in the detecting.
    Type: Grant
    Filed: June 18, 2008
    Date of Patent: October 13, 2009
    Assignee: Korea Electric Power Corporation
    Inventors: Yong-Chae Bae, Hee-Soo Kim, Hyun Lee, Doo-Young Lee, Wook Ryun Lee