Patents by Inventor Hiroyuki Nagashima

Hiroyuki Nagashima has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130099348
    Abstract: A non-volatile semiconductor memory device includes: a cell array including a plurality of first wirings, a plurality of second wirings that intersects the plurality of first wirings, and memory cells that are formed at intersections of the first wirings and the second wirings and are connected between the first and second wirings; a first contact plug that comes into contact with a side portion of the first wiring provided at a first position and extends to the first wiring provided at a second position higher than the first position in a laminated direction; and a second contact plug that comes into contact with a side portion of the second wiring provided at a third position between the first position and the second position and extends to the second wiring provided at a fourth position higher than the second position in the laminated direction.
    Type: Application
    Filed: December 17, 2012
    Publication date: April 25, 2013
    Inventor: Hiroyuki NAGASHIMA
  • Patent number: 8391082
    Abstract: A nonvolatile semiconductor memory device comprises a cell array including plural MATs (unit cell arrays) arranged in matrix, each MAT containing a plurality of first lines, a plurality of second lines intersecting the plurality of first lines, and a plurality of memory cells connected at intersections of the first and second lines between both lines, each memory cell containing an electrically erasable programmable variable resistive element of which resistance is stored in a non-volatile manner as data; and a plurality of write/erase circuits connected to the MATs and operative to execute data write or erase to the memory cells inside the MATs in accordance with input data. A part of the plurality of write/erase circuits writes data to memory cells inside a corresponding MAT while another part of the plurality of write/erase circuits erases data from memory cells inside a corresponding MAT at the same time.
    Type: Grant
    Filed: May 3, 2011
    Date of Patent: March 5, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki Nagashima, Hirofumi Inoue
  • Patent number: 8369770
    Abstract: A collection container for collecting and containing waste toner includes a leveling member, a detector, and at least one inlet. The leveling member levels the waste toner contained in the collection container. The detector detects an amount of the waste toner contained in the collection container. The leveling member levels the waste toner delivered to the collection container through the at least one inlet by conveying the waste toner simultaneously in a first direction toward the detector and a second direction opposite to the first direction, starting from an origination position corresponding to the at least one inlet.
    Type: Grant
    Filed: August 31, 2009
    Date of Patent: February 5, 2013
    Assignee: Ricoh Company, Ltd.
    Inventors: Michiya Okamoto, Hiroyuki Nagashima, Fumihito Itoh, Hiroshi Ono, Ken Amemiya, Masahiko Shakuto, Toshio Koike, Yuji Arai, Kaoru Yoshino, Takuma Iwasaki
  • Patent number: 8363472
    Abstract: A non-volatile semiconductor memory device includes: a cell array including a plurality of first wirings, a plurality of second wirings that intersects the plurality of first wirings, and memory cells that are formed at intersections of the first wirings and the second wirings and are connected between the first and second wirings; a first contact plug that comes into contact with a side portion of the first wiring provided at a first position and extends to the first wiring provided at a second position higher than the first position in a laminated direction; and a second contact plug that comes into contact with a side portion of the second wiring provided at a third position between the first position and the second position and extends to the second wiring provided at a fourth position higher than the second position in the laminated direction.
    Type: Grant
    Filed: January 20, 2010
    Date of Patent: January 29, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Hiroyuki Nagashima
  • Patent number: 8310873
    Abstract: A non-volatile semiconductor memory device includes a non-volatile memory having a plurality of blocks each including a plurality of memory cells, a bit line electrically connected to one end of a current path of the memory cell, a source line electrically connected to the other end of the current path of the memory cell, a word line electrically connected to the gate electrode, a sense amplifier circuit electrically connected to the bit line and configured to read data from the memory cell, a row decoder electrically connected to the word line and configured to apply a read voltage at which the memory cell is set to an ON state to the word line, and a controller configured to measure a cell current flowing through the memory cell in the ON state to judge whether the memory cell has been degraded.
    Type: Grant
    Filed: September 14, 2011
    Date of Patent: November 13, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Koki Ueno, Hiroyuki Nagashima
  • Patent number: 8300444
    Abstract: A nonvolatile semiconductor memory device comprises a memory cell array of electrically erasable programmable nonvolatile memory cells arranged in matrix, each memory cell using a variable resistor. A pulse generator generates plural types of write pulses for varying the resistance of the variable resistor based on write data. A selection circuit applies write pulses generated by the pulse generator to the memory cell. A sense amplifier executes verify read to the memory cell. A status decision circuit decides the verify result based on the output from the sense amplifier. A control circuit executes additional write to the memory cell based on the verify result from the status decision circuit.
    Type: Grant
    Filed: October 17, 2008
    Date of Patent: October 30, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki Nagashima, Koichi Kubo, Yasuyuki Fukuda
  • Publication number: 20120268994
    Abstract: According to one embodiment, a memory system includes a nonvolatile semiconductor memory device, a voltage generation unit and a control unit. The nonvolatile semiconductor memory device includes a memory cell array having a plurality of blocks each including a plurality of memory cells, and a voltage generation unit configured to change a read level of the memory cell. The control unit controls write, read, and erase of the nonvolatile semiconductor memory device. The control unit changes the read level between a start of use of the nonvolatile semiconductor memory device and a timing after an elapse of a time.
    Type: Application
    Filed: May 2, 2012
    Publication date: October 25, 2012
    Inventor: Hiroyuki NAGASHIMA
  • Publication number: 20120246389
    Abstract: According to one embodiment, a nonvolatile semiconductor memory device includes a nonvolatile memory, and a controller having a first mode to perform data transfer in response to one of a rising edge and falling edge of a first control signal and a second mode to perform data transfer in response to both of a rising edge and falling edge of a second control signal. The controller switches the first and second modes in data input and data output.
    Type: Application
    Filed: September 18, 2011
    Publication date: September 27, 2012
    Inventor: Hiroyuki NAGASHIMA
  • Publication number: 20120243329
    Abstract: According to one embodiment, there is provided memory system including a non-volatile memory device, a monitoring unit, and a changing unit. The non-volatile memory device stores data. The monitoring unit monitors a characteristic of the non-volatile memory device when writing and erasing processes are performed to write and erase the data to and from the non-volatile memory device. The changing unit changes at least one of a value of a writing start voltage and an increase width of a writing voltage in the writing process in accordance with the monitored characteristic so that a time for the writing process is substantially identical to a target value. The writing process is a process in which a writing operation and a verification operation are alternately repeated.
    Type: Application
    Filed: September 22, 2011
    Publication date: September 27, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Hiroyuki NAGASHIMA
  • Patent number: 8274068
    Abstract: A semiconductor integrated circuit device including: multiple wiring layers stacked on a semiconductor substrate with interlayer insulating films interposed therebetween; wiring hook-up portions extended from the corresponding wirings in the respective wiring layers; and contact conductors so buried in interlayer insulating films as to pass through the hook-up portions for vertically leading wirings of the respective wiring layers, wherein the hook-up portions have different sizes from each other between at least two layers in the wiring layers.
    Type: Grant
    Filed: March 19, 2010
    Date of Patent: September 25, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Hiroyuki Nagashima
  • Patent number: 8259489
    Abstract: A nonvolatile semiconductor memory device comprises a memory cell array of electrically erasable programmable nonvolatile memory cells arranged in matrix, each memory cell using a variable resistor. A pulse generator is operative to generate plural types of write pulses for varying the resistance of the variable resistor in three or more stages based on ternary or higher write data. A selection circuit is operative to select a write target memory cell from the memory cell array based on a write address and supply the write pulse generated from the pulse generator to the selected memory cell.
    Type: Grant
    Filed: September 9, 2008
    Date of Patent: September 4, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki Nagashima, Hirofumi Inoue, Haruki Toda
  • Patent number: 8254823
    Abstract: A waste toner storage unit detachably mountable to an image forming apparatus includes a waste toner container and an inner cover integrally attached to the waste toner container. The waste toner container stores waste toner recovered after an image forming process. The inner cover is located at a region of the waste toner storage unit that does not store waste toner.
    Type: Grant
    Filed: October 13, 2008
    Date of Patent: August 28, 2012
    Assignee: Ricoh Company, Ltd.
    Inventors: Hiroyuki Nagashima, Shuji Tanaka, Nobuo Kuwabara, Hiroshi Ono, Ken Amemiya, Masahiko Shakuto, Toshio Koike, Yuji Arai, Michiya Okamoto, Kenji Honjoh
  • Patent number: 8222677
    Abstract: A semiconductor memory device comprises a semiconductor substrate; a cell array block formed on the semiconductor substrate and including plural stacked cell array layers each comprising a plurality of first lines, a plurality of second lines crossing the plurality of first lines, and memory cells connected at intersections of the first and second lines between both lines; and a plurality of contact plugs extending in the stack direction of the cell array layers to connect between the first lines, between the second lines, between the first or second line and the semiconductor substrate, or between the first or second line and another metal line, in the cell array layers. The first or second line in a certain one of the cell array layers has a contact connector making contact with both sides of the contact plug.
    Type: Grant
    Filed: March 6, 2009
    Date of Patent: July 17, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yasuyuki Baba, Hiroyuki Nagashima
  • Publication number: 20120155147
    Abstract: A nonvolatile semiconductor memory device includes a memory cell array including memory cells each provided at individual intersection between a first wiring and a second wiring, the memory cell comprising a variable resistive element, and predetermined numbers of the memory cells shearing the same first wiring to configure a page; a first control circuit configured to select a page subjected to data-writing, and to supply a constant voltage to the first wiring belonging to the selected page; a writing-voltage generating circuit configured to generate plural kinds of writing voltages for programming a resistance of the variable resistive element to one of three or more values based on a write-in data specifying three or more values; and a second control circuit configured to select the page subjected to data-writing, and to supply the writing voltages to predetermined numbers of the respective second wirings belonging to the selected page.
    Type: Application
    Filed: February 24, 2012
    Publication date: June 21, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Hiroyuki Nagashima
  • Patent number: 8204423
    Abstract: Described embodiments include apparatuses and processes for cleaning a surface of a rotatable image carrier including a cleaning unit configured to prevent material from accumulating on a cleaning blade.
    Type: Grant
    Filed: January 8, 2009
    Date of Patent: June 19, 2012
    Assignee: Ricoh Company, Ltd.
    Inventors: Satoshi Hatori, Takaya Muraishi, Takeshi Shintani, Yasushi Akiba, Akio Kosuge, Kaoru Yoshino, Hiroyuki Nagashima, Fumihito Itoh, Hiroshi Ono, Nobuo Kuwabara
  • Patent number: 8185032
    Abstract: A used toner conveyance device includes a lateral conveyance member for conveying used toner substantially in the horizontal direction, and a vertical conveyance member for upwardly conveying the used toner transferred from the lateral conveyance member. The vertical conveyance member transfers the used toner to either a collection space or a next conveyance path. The vertical conveyance member stops its operation when a prescribed delay time has elapsed after the lateral conveyance member stops conveyance operation.
    Type: Grant
    Filed: March 12, 2008
    Date of Patent: May 22, 2012
    Assignee: Ricoh Company, Limited
    Inventors: Hiroshi Ono, Tokuya Ojimi, Shuji Tanaka, Ken Amemiya, Toshio Koike, Yuji Arai, Michiya Okamoto, Hiroyuki Nagashima, Nobuo Kuwabara, Masahiko Shakuto
  • Patent number: 8149609
    Abstract: A nonvolatile semiconductor memory device comprising: a memory cell array including memory cells each provided at individual intersection between a first wiring and a second wiring, the memory cell comprising a variable resistive element, and predetermined numbers of the memory cells sharing the same first wiring to configure a page; a first control circuit configured to select a page subjected to data-writing, and to supply a constant voltage to the first wiring belonging to the selected page; a writing-voltage generating circuit configured to generate plural kinds of writing voltages for programming a resistance of the variable resistive element to one of three or more values based on a write-in data specifying three or more values; and a second control circuit configured to select the page subjected to data-writing, and to supply the writing voltages to predetermined numbers of the respective second wirings belonging to the selected page.
    Type: Grant
    Filed: March 10, 2010
    Date of Patent: April 3, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Hiroyuki Nagashima
  • Publication number: 20120072795
    Abstract: According to one embodiment, a semiconductor memory device includes a plurality of semiconductor memory chips configured to store therein information depending on an amount of accumulated charge; a plurality of parameter storage units that are provided in correspondence with the semiconductor memory chips, each of the plurality of parameter storage units being configured to store therein a parameter that defines an electrical characteristic of a signal used for writing information into or reading information from a corresponding one of the semiconductor memory chips; an error correction encoding unit configured to generate a first correction code capable of correcting an error in the information stored in a number of semiconductor memory chips no greater than a predetermined number out of the semiconductor memory chips, from the information stored in the semiconductor memory chips; and a parameter processing unit configured to change the parameters respectively corresponding to the number of semiconductor mem
    Type: Application
    Filed: March 2, 2011
    Publication date: March 22, 2012
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Kazumasa YAMAMOTO, Shinichi KANNO, Shigehiro ASANO, Hiroyuki NAGASHIMA
  • Publication number: 20120026804
    Abstract: A semiconductor memory device comprises a plurality of memory layers arranged in multilayer, each memory layer including a cell array, the cell array containing a plurality of first parallel lines, a plurality of second parallel lines arranged crossing the first lines, and a plurality of memory cells connected at intersections of the first lines and the second lines; a pulse generator operative to generate pulses required for data access to the memory cell; and a control means operative to control the pulse generator such that the pulse output from the pulse generator has energy in accordance with the memory layer to which the access target memory cell belongs.
    Type: Application
    Filed: October 12, 2011
    Publication date: February 2, 2012
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Hiroyuki NAGASHIMA, Naoya Tokiwa
  • Publication number: 20120002475
    Abstract: A non-volatile semiconductor memory device includes a non-volatile memory having a plurality of blocks each including a plurality of memory cells, a bit line electrically connected to one end of a current path of the memory cell, a source line electrically connected to the other end of the current path of the memory cell, a word line electrically connected to the gate electrode, a sense amplifier circuit electrically connected to the bit line and configured to read data from the memory cell, a row decoder electrically connected to the word line and configured to apply a read voltage at which the memory cell is set to an ON state to the word line, and a controller configured to measure a cell current flowing through the memory cell in the ON state to judge whether the memory cell has been degraded.
    Type: Application
    Filed: September 14, 2011
    Publication date: January 5, 2012
    Inventors: Koki UENO, Hiroyuki Nagashima