Patents by Inventor Moon-Sook Lee

Moon-Sook Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110147714
    Abstract: A field-effect transistor has at least one electrode disposed independently of source and drain electrodes and in direct contact with the surface of a semiconductor channel to form a schottky barrier, so that it is possible to easily control the schottky barrier.
    Type: Application
    Filed: June 14, 2010
    Publication date: June 23, 2011
    Applicants: Samsung Electronics Co., Ltd., Seoul University Research and Business Foundation
    Inventors: Seung Hun HONG, Byeong Ju KIM, Moon Sook LEE
  • Patent number: 7961496
    Abstract: A memory cell includes a plug-type first electrode in a substrate, a magneto-resistive memory element disposed on the first electrode, and a second electrode disposed on the magneto-resistive memory element opposite the first electrode. The second electrode has an area of overlap with the magneto-resistive memory element that is greater than an area of overlap of the first electrode and the magneto-resistive memory element. The first surface may, for example, be substantially circular and have a diameter less than a minimum planar dimension (e.g., width) of the second surface. The magneto-resistive memory element may include a colossal magneto-resistive material, such as an insulating material with a perovskite phase and/or a transition metal oxide.
    Type: Grant
    Filed: November 4, 2009
    Date of Patent: June 14, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Gyu Baek, Moon-Sook Lee, Dong-Chul Kim
  • Patent number: 7955869
    Abstract: Nonvolatile memory devices and methods of fabricating the same are provided. In some embodiments, a nonvolatile memory device includes a lower conductive member formed on an upper part of or inside a substrate, a ferroelectric organic layer formed on the lower conductive member, a protective layer formed on the ferroelectric organic layer, and an upper conductive member formed on the protective layer to cross the lower conductive member.
    Type: Grant
    Filed: March 18, 2009
    Date of Patent: June 7, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yasue Takahiro, Byeong-Ok Cho, Moon-Sook Lee
  • Publication number: 20100314600
    Abstract: Methods of fabricating a memory unit are provided including forming a plurality of first nanowire structures, each of which includes a first nanowire extending in a first direction parallel to the first substrate and a first electrode layer enclosing the first nanowire, on a first substrate. The first electrode layers are partially removed to form first electrodes beneath the first nanowires. A first insulation layer filling up spaces between structures, each of which includes the first nanowire and the first electrode, is formed on the first substrate. A second electrode layer is formed on the first nanowires and the first insulation layer. A plurality of second nanowires is formed on the second electrode layer, each of which extends in a second direction perpendicular to the first direction. The second electrode layer is partially etched using the second nanowires as an etching mask to form a plurality of second electrodes.
    Type: Application
    Filed: August 5, 2010
    Publication date: December 16, 2010
    Inventors: Moon-Sook Lee, Byeong-Ok Cho, Man-Hyoung Ryoo, Takahiro Yasue
  • Publication number: 20100224850
    Abstract: Non-volatile memory cells employing a transition metal oxide layer as a data storage material layer are provided. The non-volatile memory cells include a lower and upper electrodes overlapped with each other. A transition metal oxide layer pattern is provided between the lower and upper electrodes. The transition metal oxide layer pattern is represented by a chemical formula MxOy. In the chemical formula, the characters “M”, “O”, “x” and “y” indicate transition metal, oxygen, a transitional metal composition and an oxygen composition, respectively. The transition metal oxide layer pattern has excessive transition metal content in comparison to a stabilized transition metal oxide layer pattern. Methods of fabricating the non-volatile memory cells are also provided.
    Type: Application
    Filed: May 18, 2010
    Publication date: September 9, 2010
    Inventors: In-Gyu Baek, Moon-Sook Lee
  • Patent number: 7790610
    Abstract: Methods of fabricating a memory unit are provided including forming a plurality of first nanowire structures, each of which includes a first nanowire extending in a first direction parallel to the first substrate and a first electrode layer enclosing the first nanowire, on a first substrate. The first electrode layers are partially removed to form first electrodes beneath the first nanowires. A first insulation layer filling up spaces between structures, each of which includes the first nanowire and the first electrode, is formed on the first substrate. A second electrode layer is formed on the first nanowires and the first insulation layer. A plurality of second nanowires is formed on the second electrode layer, each of which extends in a second direction perpendicular to the first direction. The second electrode layer is partially etched using the second nanowires as an etching mask to form a plurality of second electrodes.
    Type: Grant
    Filed: December 19, 2008
    Date of Patent: September 7, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Moon-Sook Lee, Byeong-Ok Cho, Man-Hyoung Ryoo, Takahiro Yasue
  • Publication number: 20100200831
    Abstract: Non-volatile memory devices including a lower electrode formed on a substrate; an active memory material formed on the lower electrode; an upper electrode formed on the active memory material; and an adhesive layer formed in part of a region between the active memory material and the upper electrode.
    Type: Application
    Filed: February 5, 2010
    Publication date: August 12, 2010
    Inventors: Sang-Hun Jeon, Moon-Sook Lee
  • Patent number: 7741669
    Abstract: Non-volatile memory cells employing a transition metal oxide layer as a data storage material layer are provided. The non-volatile memory cells include a lower and upper electrodes overlapped with each other. A transition metal oxide layer pattern is provided between the lower and upper electrodes. The transition metal oxide layer pattern is represented by a chemical formula MxOy. In the chemical formula, the characters “M”, “O”, “x” and “y” indicate transition metal, oxygen, a transitional metal composition and an oxygen composition, respectively. The transition metal oxide layer pattern has excessive transition metal content in comparison to a stabilized transition metal oxide layer pattern. Methods of fabricating the non-volatile memory cells are also provided.
    Type: Grant
    Filed: August 28, 2008
    Date of Patent: June 22, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Gyu Baek, Moon-Sook Lee
  • Publication number: 20100123128
    Abstract: Semiconductor devices include a gate electrode, a gate insulation layer, a first channel layer pattern, a second channel layer pattern and first and second metallic patterns. The gate electrode is on a substrate. The gate insulation layer is on the gate electrode. The first channel layer pattern is on the gate insulation layer, and has a first conductivity level. The second channel layer pattern is on the first channel layer pattern, and has a second conductivity level that is lower than the first conductivity level. The first and second metallic patterns are on the gate insulation layer and contact respective sidewalls of the first and second channel layer patterns.
    Type: Application
    Filed: October 29, 2009
    Publication date: May 20, 2010
    Inventors: Sang-Hun Jeon, Moon-Sook Lee
  • Publication number: 20100123201
    Abstract: A semiconductor device includes a substrate, a first channel layer pattern, a second channel layer pattern, a first transistor and a second transistor. The substrate has a first region and a second region. The first channel layer pattern is formed in the first region of the substrate and has a first volume. The second channel layer pattern is formed in the second region of the substrate and has a second volume that is different from the first volume. The first transistor includes a first gate insulation layer pattern on the first channel layer pattern, a first gate electrode on the first gate insulation layer pattern, and a first source/drain region in contact with the first channel layer pattern. The second transistor includes a second gate insulation layer pattern on the second channel layer pattern, a second gate electrode on the second gate insulation layer pattern, and a second source/drain region in contact with the second channel layer pattern.
    Type: Application
    Filed: November 9, 2009
    Publication date: May 20, 2010
    Inventors: Sang-Hun Jeon, Moon-Sook Lee
  • Publication number: 20100085112
    Abstract: A transistor has a gate electrode, a gate insulation layer structure, a channel layer and source/drain layers. The gate insulation layer structure includes a lower gate insulation layer, a control layer for controlling a threshold voltage of the transistor, and an upper gate insulation layer. The channel layer contacts a surface of the gate insulation layer structure and vertically overlaps the gate electrode. The source/drain layers are adjacent to but not contacting the gate electrode.
    Type: Application
    Filed: October 1, 2009
    Publication date: April 8, 2010
    Inventors: Sang-Hun Jeon, Moon-Sook Lee
  • Publication number: 20100044666
    Abstract: A memory cell includes a plug-type first electrode in a substrate, a magneto-resistive memory element disposed on the first electrode, and a second electrode disposed on the magneto-resistive memory element opposite the first electrode. The second electrode has an area of overlap with the magneto-resistive memory element that is greater than an area of overlap of the first electrode and the magneto-resistive memory element. The first surface may, for example, be substantially circular and have a diameter less than a minimum planar dimension (e.g., width) of the second surface. The magneto-resistive memory element may include a colossal magneto-resistive material, such as an insulating material with a perovskite phase and/or a transition metal oxide.
    Type: Application
    Filed: November 4, 2009
    Publication date: February 25, 2010
    Inventors: In-Gyu Baek, Moon-Sook Lee, Dong-Chul Kim
  • Patent number: 7663141
    Abstract: An organic memory device may include a stack of an organic material layer and a fullerene layer to provide a data storage element between first and second electrodes. The data storage element may include an organic material layer formed on the first electrode, and a fullerene layer between the organic material layer and the second electrode. Methods of fabricating organic memory devices are also discussed.
    Type: Grant
    Filed: March 23, 2007
    Date of Patent: February 16, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byeong-Ok Cho, Moon-Sook Lee, Takahiro Yasue
  • Publication number: 20100013018
    Abstract: In a complementary metal-oxide semiconductor (CMOS) transistor and a method of manufacturing the same, a semiconductor channel material having a first conductivity type is provided on a substrate. A first transistor having the first conductivity type and a second transistor having a second conductivity type are positioned on the substrate, respectively. The first transistor includes a first gate positioned on a first surface of the channel material through a medium of a gate insulation layer and a pair of ohmic contacts positioned on a second surface of the channel material and crossing over both side portions of the first gate electrode, respectively. The second transistor includes a second gate positioned on the first surface of the channel material through a medium of the gate insulation layer and a pair of Schottky contacts positioned on the second surface of the channel material and crossing over both side portions of the second gate electrode, respectively.
    Type: Application
    Filed: July 21, 2009
    Publication date: January 21, 2010
    Inventors: Sang-Hun Jeon, Moon-Sook Lee, Byeong-Ok Cho
  • Publication number: 20100006849
    Abstract: A thin film transistor includes a layer structure having a gate electrode, a gate insulation layer and a channel layer. A source line may contact the channel layer, and may extend along a direction crossing over the gate electrode. The source line may partially overlap the gate electrode so that both sides of the source line overlapping the gate electrode may be entirely positioned between both sides of the gate electrode. A drain line may make contact with the channel layer and may be spaced apart from the source line by a channel length. The drain line may have a structure symmetrical to that of the source line. Overlap areas among the gate electrode, the source line and the drain line may be reduced, so that the thin film transistor may ensure a high cut-off frequency.
    Type: Application
    Filed: July 6, 2009
    Publication date: January 14, 2010
    Inventors: Sang-Hun Jeon, Moon-Sook Lee, Byeong-Ok Cho
  • Patent number: 7639521
    Abstract: A memory cell includes a plug-type first electrode in a substrate, a magneto-resistive memory element disposed on the first electrode, and a second electrode disposed on the magneto-resistive memory element opposite the first electrode. The second electrode has an area of overlap with the magneto-resistive memory element that is greater than an area of overlap of the first electrode and the magneto-resistive memory element. The first surface may, for example, be substantially circular and have a diameter less than a minimum planar dimension (e.g., width) of the second surface. The magneto-resistive memory element may include a colossal magneto-resistive material, such as an insulating material with a perovskite phase and/or a transition metal oxide.
    Type: Grant
    Filed: March 17, 2006
    Date of Patent: December 29, 2009
    Assignee: Samsung Elecctronics Co., Ltd.
    Inventors: In-Gyu Baek, Moon-Sook Lee, Dong-Chul Kim
  • Publication number: 20090302302
    Abstract: Disclosed is a metal-metal oxide resistive memory device including a lower conductive layer pattern disposed in a substrate. An insulation layer is formed over the substrate, including a contact hole to partially expose the upper surface of the lower conductive layer pattern. The contact hole is filled with a carbon nanotube grown from the lower conductive layer pattern. An upper electrode and a transition-metal oxide layer made of a 2-components material are formed over the carbon nanotube and the insulation layer. The metal-metal oxide resistive memory device is adaptable to high integration and operable with relatively small power consumption by increasing the resistance therein.
    Type: Application
    Filed: July 31, 2009
    Publication date: December 10, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jang-Eun HEO, Moon-Sook LEE, Young-Moon CHOI, In-Gyu BAEK, Yoon-Ho SON, Suk-Hun CHOI, Kyung-Rae BYUN
  • Publication number: 20090258443
    Abstract: Nonvolatile memory devices and methods of fabricating the same are provided. In some embodiments, a nonvolatile memory device includes a lower conductive member formed on an upper part of or inside a substrate, a ferroelectric organic layer formed on the lower conductive member, a protective layer formed on the ferroelectric organic layer, and an upper conductive member formed on the protective layer to cross the lower conductive member.
    Type: Application
    Filed: March 18, 2009
    Publication date: October 15, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Yasue Takahiro, Byeong-Ok Cho, Moon-Sook Lee
  • Publication number: 20090209071
    Abstract: First nanowires and second nanowires are alternately disposed and spaced apart on a first substrate in a second direction that is parallel to an adjacent major surface of the first substrate. Each of the first and second nanowires extends in a first direction that is perpendicular to the second direction, and the first and second nanowires are doped with first and second conductive types, respectively.
    Type: Application
    Filed: February 18, 2009
    Publication date: August 20, 2009
    Inventors: Moon-Sook Lee, Byeong-Ok Cho, Man-Hyoung Ryoo, Takahiro Yasue
  • Publication number: 20090189152
    Abstract: Provided is a ferroelectric memory device. The ferroelectric memory device includes an inorganic channel pattern on a substrate, a source electrode and a drain electrode spaced apart from each other on the substrate and contacting the inorganic channel pattern, a gate electrode disposed adjacent to the inorganic channel pattern, and an organic ferroelectric layer interposed between the inorganic channel pattern and the gate electrode.
    Type: Application
    Filed: January 16, 2009
    Publication date: July 30, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Byeong-Ok Cho, Moon-Sook Lee, Man-Hyoung Ryoo, Jung-Hyeon Kim, Takahiro Yasue