Patents by Inventor Moon-Sook Lee

Moon-Sook Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090162998
    Abstract: Methods of fabricating a memory unit are provided including forming a plurality of first nanowire structures, each of which includes a first nanowire extending in a first direction parallel to the first substrate and a first electrode layer enclosing the first nanowire, on a first substrate. The first electrode layers are partially removed to form first electrodes beneath the first nanowires. A first insulation layer filling up spaces between structures, each of which includes the first nanowire and the first electrode, is formed on the first substrate. A second electrode layer is formed on the first nanowires and the first insulation layer. A plurality of second nanowires is formed on the second electrode layer, each of which extends in a second direction perpendicular to the first direction. The second electrode layer is partially etched using the second nanowires as an etching mask to form a plurality of second electrodes.
    Type: Application
    Filed: December 19, 2008
    Publication date: June 25, 2009
    Inventors: Moon-Sook Lee, Byeong Ok Cho, Man-Hyoung Ryoo, Takahiro Yasue
  • Publication number: 20090137091
    Abstract: A plurality of nanowires is grown on a first substrate in a first direction perpendicular to the first substrate. An insulation layer covering the nanowires is formed on the first substrate to define a nanowire block including the nanowires and the insulation layer. The nanowire block is moved so that each of the nanowires is arranged in a second direction parallel to the first substrate. The insulation layer is partially removed to partially expose the nanowires. A gate line covering the exposed nanowires is formed. Impurities are implanted into portions of the nanowires adjacent to the gate line.
    Type: Application
    Filed: November 25, 2008
    Publication date: May 28, 2009
    Applicant: Samsung Electronics Co., Ltd
    Inventor: Moon-Sook Lee
  • Patent number: 7535035
    Abstract: A cross-point nonvolatile memory device using a binary metal oxide layer as a data storage material layer includes spaced apart doped lines disposed in a substrate. Spaced apart upper electrodes cross over the doped lines such that cross points are formed where the upper electrodes overlap the doped lines. Lower electrodes are disposed at the cross points between the doped lines and the upper electrodes. A binary metal oxide layer is provided between the upper electrodes and the lower electrodes and provided as a data storage material layer. Doped regions are provided between the lower electrodes and the doped lines and form diodes together with the doped lines. The doped regions have an opposite polarity to the doped lines.
    Type: Grant
    Filed: September 30, 2005
    Date of Patent: May 19, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Gyu Baek, Moon-Sook Lee
  • Patent number: 7521746
    Abstract: A ferroelectric random access memory (FRAM) includes a semiconductor substrate and an interlayer insulating layer on the substrate. A diffusion preventive layer is on the interlayer insulating layer. The diffusion preventive layer and the interlayer insulating layer have two node contact holes formed therein. Node conductive layer patterns are aligned with the node contact holes, respectively, and are disposed so as to protrude upward from the diffusion preventive layer. Lower electrodes are disposed on the diffusion preventive layer that cover the node conductive layer patterns, respectively. Thicknesses of the lower electrodes are gradually reduced from a line extending from upper surfaces of the node conductive layer patterns toward the diffusion preventive layer.
    Type: Grant
    Filed: April 23, 2008
    Date of Patent: April 21, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Moon-Sook Lee
  • Publication number: 20090085072
    Abstract: Example embodiments relate to a biosensor using a nanoscale material as a channel of a transistor and a method of fabricating the same. A biosensor according to example embodiments may include a plurality of insulating films. A first signal line and a second signal line may be interposed between the plurality of insulating films. A semiconductor nanostructure may be disposed on the plurality of insulating films, the semiconductor nanostructure having a first side electrically connected to the first signal line and a second side electrically connected to the second signal line. A plurality of probes may be coupled to the semiconductor nanostructure. A biosensor according to example embodiments may have a reduced analysis time.
    Type: Application
    Filed: September 12, 2008
    Publication date: April 2, 2009
    Inventors: Moon-Sook Lee, Byeong-Ok Cho, Man-Hyoung Ryoo, Takahiro Yasue, Jung-Hwan Hah
  • Patent number: 7480174
    Abstract: A method of programming a non-volatile memory device including a transition metal oxide layer includes applying a first electric pulse to the transition metal oxide layer for a first period to establish a resistance of the transition metal oxide layer and applying a second electric pulse to the transition metal oxide layer for a second period, longer than the first period, to increase the resistance of the transition metal oxide layer. Related devices are also disclosed.
    Type: Grant
    Filed: June 13, 2007
    Date of Patent: January 20, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Moon-Sook Lee, In-Gyu Baek
  • Publication number: 20090008620
    Abstract: Non-volatile memory cells employing a transition metal oxide layer as a data storage material layer are provided. The non-volatile memory cells include a lower and upper electrodes overlapped with each other. A transition metal oxide layer pattern is provided between the lower and upper electrodes. The transition metal oxide layer pattern is represented by a chemical formula MxOy. In the chemical formula, the characters “M”, “O”, “x” and “y” indicate transition metal, oxygen, a transitional metal composition and an oxygen composition, respectively. The transition metal oxide layer pattern has excessive transition metal content in comparison to a stabilized transition metal oxide layer pattern. Methods of fabricating the non-volatile memory cells are also provided.
    Type: Application
    Filed: August 28, 2008
    Publication date: January 8, 2009
    Inventors: In-Gyu Baek, Moon-Sook Lee
  • Patent number: 7446333
    Abstract: Nonvolatile memory devices and methods of manufacturing the same are provided. The nonvolatile memory devices may include an oxide layer formed of a resistance conversion material, a lower electrode, a nano-wire layer formed of a transition metal on the lower electrode, and an upper electrode formed on the oxide layer. According to example embodiments, a reset current may be stabilized by unifying a current path on the oxide layer.
    Type: Grant
    Filed: August 29, 2006
    Date of Patent: November 4, 2008
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Dong-Chul Kim, In-Gyu Baek, Young-Kwan Cha, Moon-Sook Lee, Sang-Jin Park
  • Patent number: 7420198
    Abstract: Non-volatile memory cells employing a transition metal oxide layer as a data storage material layer are provided. The non-volatile memory cells include a lower and upper electrodes overlapped with each other. A transition metal oxide layer pattern is provided between the lower and upper electrodes. The transition metal oxide layer pattern is represented by a chemical formula MxOy. In the chemical formula, the characters “M”, “O”, “x” and “y” indicate transition metal, oxygen, a transitional metal composition and an oxygen composition, respectively. The transition metal oxide layer pattern has excessive transition metal content in comparison to a stabilized transition metal oxide layer pattern. Methods of fabricating the non-volatile memory cells are also provided.
    Type: Grant
    Filed: July 12, 2005
    Date of Patent: September 2, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Gyu Baek, Moon-Sook Lee
  • Publication number: 20080191255
    Abstract: A ferroelectric random access memory (FRAM) includes a semiconductor substrate and an interlayer insulating layer on the substrate. A diffusion preventive layer is on the interlayer insulating layer. The diffusion preventive layer and the interlayer insulating layer have two node contact holes formed therein. Node conductive layer patterns are aligned with the node contact holes, respectively, and are disposed so as to protrude upward from the diffusion preventive layer. Lower electrodes are disposed on the diffusion preventive layer that cover the node conductive layer patterns, respectively. Thicknesses of the lower electrodes are gradually reduced from a line extending from upper surfaces of the node conductive layer patterns toward the diffusion preventive layer.
    Type: Application
    Filed: April 23, 2008
    Publication date: August 14, 2008
    Inventor: Moon-Sook Lee
  • Publication number: 20080131712
    Abstract: Provided is a polymer memory device and a method of forming the same. The polymer memory device may include a first electrode, a first curable polymer layer, a second electrode, a second curable polymer layer, and a third electrode. The first electrode may be disposed on a substrate. The first curable polymer layer may cover the first electrode. The second electrode may be disposed on the first curable polymer layer and cross over the first electrode. The second curable polymer layer may cover the second electrode. The third electrode may be disposed on the second curable polymer layer and cross over the second electrode. Each of the first curable polymer layer and the second curable polymer layer may contain a fullerene or a fullerene derivative.
    Type: Application
    Filed: October 2, 2007
    Publication date: June 5, 2008
    Inventors: Byeong-Ok Cho, Takahiro Yasue, Moon-Sook Lee
  • Patent number: 7374953
    Abstract: A ferroelectric random access memory (FRAM) includes a semiconductor substrate and an interlayer insulating layer on the substrate. A diffusion preventive layer is on the interlayer insulating layer. The diffusion preventive layer and the interlayer insulating layer have two node contact holes formed therein. Node conductive layer patterns are aligned with the node contact holes, respectively, and are disposed so as to protrude upward from the diffusion preventive layer. Lower electrodes are disposed on the diffusion preventive layer that cover the node conductive layer patterns, respectively. Thicknesses of the lower electrodes are gradually reduced from a line extending from upper surfaces of the node conductive layer patterns toward the diffusion preventive layer.
    Type: Grant
    Filed: August 12, 2005
    Date of Patent: May 20, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Moon-Sook Lee
  • Patent number: 7361228
    Abstract: Showerheads including a plate having a plurality of gas outlet holes extending therethrough and a head cover coupled to the plate to form a space between the plate and the head cover. A gas supply inlet member is configured to provide gas to the space directed toward the head cover. A gas distribution member on an inner face of the head cover facing the space is configured to partially suppress flow of the gas provided to the space in a direction along the gas distribution member to substantially uniformly distribute the gas in the space. The direction along the gas distribution member may be a horizontal direction and the gas provided to the space is directed in a substantially vertical upward direction. Apparatus and methods using the showerheads are also provided.
    Type: Grant
    Filed: February 17, 2005
    Date of Patent: April 22, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Bae Choi, Moon-Sook Lee, Byoung-Jae Bae
  • Publication number: 20080083921
    Abstract: A semiconductor memory device and a method of forming the same are disclosed. The semiconductor memory device may include a first electrode. A monolayer is coupled to the first electrode. An organic memory layer is coupled to the monolayer. A second electrode is coupled to the organic memory layer.
    Type: Application
    Filed: September 28, 2007
    Publication date: April 10, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Takahiro YASUE, Byeong-Ok CHO, Moon-Sook LEE
  • Patent number: 7348653
    Abstract: A resistive memory cell employs a photoimageable switchable material, which is patternable by actinic irradiation and is reversibly switchable between distinguishable resistance states, as a memory element. Thus, the photoimageable switchable material is directly patterned by the actinic irradiation so that it is possible to fabricate the resistive memory cell through simple processes, and avoiding ashing and stripping steps.
    Type: Grant
    Filed: April 13, 2006
    Date of Patent: March 25, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byeong-Ok Cho, Moon-Sook Lee, Takahiro Yasue
  • Patent number: 7312091
    Abstract: Metal organic chemical vapor deposition (MOCVD) may be utilized in methods of forming an (111) oriented PZT ferroelectric layer at a lower temperature, a ferroelectric capacitor and methods of fabricating, and a ferroelectric memory device using the same may be provided. Using the metal organic chemical vapor deposition, ferroelectric layers, capacitors, and memory devices, which may be fabricated and may have (111) preferred oriented crystal growth.
    Type: Grant
    Filed: July 26, 2004
    Date of Patent: December 25, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Moon-Sook Lee, Byoung-Jae Bae
  • Publication number: 20070278482
    Abstract: An organic memory device may include a stack of an organic material layer and a fullerene layer to provide a data storage element between first and second electrodes. The data storage element may include an organic material layer formed on the first electrode, and a fullerene layer between the organic material layer and the second electrode. Methods of fabricating organic memory devices are also discussed.
    Type: Application
    Filed: March 23, 2007
    Publication date: December 6, 2007
    Inventors: Byeong-Ok Cho, Moon-Sook Lee, Takahiro Yasue
  • Patent number: 7292469
    Abstract: A method of programming a non-volatile memory device including a transition metal oxide layer includes applying a first electric pulse to the transition metal oxide layer for a first period to reduce a resistance of the transition metal oxide layer and applying a second electric pulse to the transition metal oxide layer for a second period, longer than the first period, to increase the resistance of the transition metal oxide layer. Related devices are also disclosed.
    Type: Grant
    Filed: November 18, 2005
    Date of Patent: November 6, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Moon-Sook Lee, In-Gyu Baek
  • Publication number: 20070228370
    Abstract: A method of programming a non-volatile memory device including a transition metal oxide layer includes applying a first electric pulse to the transition metal oxide layer for a first period to establish a resistance of the transition metal oxide layer and applying a second electric pulse to the transition metal oxide layer for a second period, longer than the first period, to increase the resistance of the transition metal oxide layer. Related devices are also disclosed.
    Type: Application
    Filed: June 13, 2007
    Publication date: October 4, 2007
    Inventors: Moon-Sook Lee, In-Gyu Baek
  • Publication number: 20070045615
    Abstract: A non-volatile organic resistance memory device including a first electrode, a second electrode, and a polyimide layer interposed between the first and second electrodes. The polyimide layer has a thickness such that a resistance of the polyimide layer varies in accordance with a potential difference between the first and second electrodes.
    Type: Application
    Filed: August 16, 2006
    Publication date: March 1, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byeong-Ok CHO, Moon-Sook LEE, Takahiro YASUE