Patents by Inventor Sun-Jung Kim

Sun-Jung Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10693017
    Abstract: A semiconductor device includes a drain, a source, a gate electrode, and a nanowire between the source and drain. The nanowire has a first section with a first thickness and a second section with a second thickness greater than the first thickness. The second section is between the first section and at least one of the source or drain. The first nanowire includes a channel when a voltage is applied to the gate electrode.
    Type: Grant
    Filed: June 7, 2019
    Date of Patent: June 23, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung Hun Lee, Dong Woo Kim, Dong Chan Suh, Sun Jung Kim
  • Publication number: 20200185539
    Abstract: A semiconductor device includes a drain, a source, a gate electrode, and a nanowire between the source and drain. The nanowire has a first section with a first thickness and a second section with a second thickness greater than the first thickness. The second section is between the first section and at least one of the source or drain. The first nanowire includes a channel when a voltage is applied to the gate electrode.
    Type: Application
    Filed: February 18, 2020
    Publication date: June 11, 2020
    Inventors: Seung Hun LEE, Dong Woo KIM, Dong Chan SUH, Sun Jung KIM
  • Patent number: 10593557
    Abstract: A method of manufacturing a semiconductor device, the method including forming dummy gate structures on a substrate; forming spacers on sidewalls of the dummy gate structures; forming a preliminary first interlayer insulation pattern to fill a gap between adjacent spacers; etching an upper portion of the preliminary first interlayer insulation pattern through a first etching process to form a preliminary second interlayer insulation pattern; implanting an ion on the dummy gate structures, the spacers, and the preliminary second interlayer insulation pattern through an ion-implanting process; etching an upper portion of the preliminary second interlayer insulation pattern through a second etching process to form an interlayer insulation pattern having a flat upper surface; and forming a capping pattern on the interlayer insulation pattern to fill a gap between the spacers.
    Type: Grant
    Filed: September 6, 2018
    Date of Patent: March 17, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyung-In Choi, Sang-Hoon Han, Sun-Jung Kim, Tae-Gon Kim, Hyun-Chul Song
  • Patent number: 10504992
    Abstract: There is provided a semiconductor device capable of enhancing short channel effect by forming a carbon-containing semiconductor pattern in a source/drain region. The semiconductor device includes a first gate electrode and a second gate electrode spaced apart from each other on a fin-type pattern, a recess formed in the fin-type pattern between the first gate electrode and the second gate electrode, and a semiconductor pattern including a lower semiconductor film formed along a profile of the recess and an upper semiconductor film on the lower semiconductor film, wherein the lower semiconductor film includes a lower epitaxial layer and an upper epitaxial layer sequentially formed on the fin-type pattern, and a carbon concentration of the upper epitaxial layer is greater than a carbon concentration of the lower epitaxial layer.
    Type: Grant
    Filed: September 26, 2017
    Date of Patent: December 10, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seok Hoon Kim, Hyun Jung Lee, Kyung Hee Kim, Sun Jung Kim, Jin Bum Kim, Il Gyou Shin, Seung Hun Lee, Cho Eun Lee, Dong Suk Shin
  • Publication number: 20190288121
    Abstract: A semiconductor device includes a drain, a source, a gate electrode, and a nanowire between the source and drain. The nanowire has a first section with a first thickness and a second section with a second thickness greater than the first thickness. The second section is between the first section and at least one of the source or drain. The first nanowire includes a channel when a voltage is applied to the gate electrode.
    Type: Application
    Filed: June 7, 2019
    Publication date: September 19, 2019
    Inventors: Seung Hun LEE, Dong Woo KIM, Dong Chan SUH, Sun Jung KIM
  • Publication number: 20190237563
    Abstract: A method of fabricating a semiconductor device may include forming a fin structure on a substrate; forming an interface film having a first thickness on the fin structure using a first process; forming a gate dielectric film having a second thickness on the interface film using a second process different from the first process; and densifying the gate dielectric film using a third process different from the first and second processes. The second thickness may be greater than the first thickness, and the first thickness of the interface film may be unchanged after the densifying of the gate dielectric film.
    Type: Application
    Filed: October 2, 2018
    Publication date: August 1, 2019
    Inventors: HYUN-JUN SIM, WON-OH SEO, SUN-JUNG KIM, KI-YEON PARK
  • Patent number: 10326928
    Abstract: Disclosed is an image processing apparatus including: a storage configured to store model information regarding a boundary of a person area in an image; and a controller configured to determine a boundary of a target area in an area to be processed, and to control the target area to undergo image processing for the person area if it is determined, based on the model information stored in the storage, that the determined boundary of the target area matches the boundary of the person area.
    Type: Grant
    Filed: January 4, 2017
    Date of Patent: June 18, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ha-wook Jeong, Beom-su Kim, Sun-jung Kim, Hong-il Kim, Tae-hwa Hong
  • Publication number: 20190177845
    Abstract: A semiconductor process chamber is provided. The semiconductor process chamber includes a susceptor on which a plurality of wafers are disposed; a showerhead structure opposing the susceptor and disposed to be spaced apart from the susceptor; a plurality of plates opposing the susceptor and disposed to be spaced apart from the susceptor; and a blocking structure disposed between plates, among the plurality of plates, disposed adjacent to each other, wherein a distance between the showerhead structure and the susceptor is less than a distance between the plurality of plates and the susceptor, and a distance between the blocking structure and the susceptor is less than the distance between the plurality of plates and the susceptor.
    Type: Application
    Filed: July 19, 2018
    Publication date: June 13, 2019
    Inventors: Seung Jae Baek, Hyun Namkoong, Tae Jong Lee, Sun Jung Kim, Ju Yeon Kim, Noriaki Fukiage, Masahide Iwasaki, Yuta Sorita
  • Patent number: 10319863
    Abstract: A semiconductor device includes a drain, a source, a gate electrode, and a nanowire between the source and drain. The nanowire has a first section with a first thickness and a second section with a second thickness greater than the first thickness. The second section is between the first section and at least one of the source or drain. The first nanowire includes a channel when a voltage is applied to the gate electrode.
    Type: Grant
    Filed: December 8, 2016
    Date of Patent: June 11, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung Hun Lee, Dong Woo Kim, Dong Chan Suh, Sun Jung Kim
  • Publication number: 20190164776
    Abstract: A method of manufacturing a semiconductor device, the method including forming dummy gate structures on a substrate; forming spacers on sidewalls of the dummy gate structures; forming a preliminary first interlayer insulation pattern to fill a gap between adjacent spacers; etching an upper portion of the preliminary first interlayer insulation pattern through a first etching process to form a preliminary second interlayer insulation pattern; implanting an ion on the dummy gate structures, the spacers, and the preliminary second interlayer insulation pattern through an ion-implanting process; etching an upper portion of the preliminary second interlayer insulation pattern through a second etching process to form an interlayer insulation pattern having a flat upper surface; and forming a capping pattern on the interlayer insulation pattern to fill a gap between the spacers.
    Type: Application
    Filed: September 6, 2018
    Publication date: May 30, 2019
    Inventors: Kyung-In CHOI, Sang-Hoon HAN, Sun-Jung KIM, Tae-Gon KIM, Hyun-Chul SONG
  • Patent number: 10290525
    Abstract: Disclosed is a method for marking, by using a laser marker, a plurality of wafer dice divided by a wafer dicing process. The disclosed marking method for wafer dice comprises the steps of: setting a plurality of scan regions having a mutually overlapping portion on a wafer including the wafer dice; scanning the scan regions of the wafer a plurality of times by using a line scan camera; collecting position information of each of wafer dice located in regions in which the scan regions do not overlap; collecting, through image synthesis, position information of each of wafer dice located in regions in which the scan regions overlap; and marking, by using the laser marker, each of all the wafer dice of which the position information has been collected.
    Type: Grant
    Filed: July 1, 2014
    Date of Patent: May 14, 2019
    Assignee: EO TECHNICS CO., LTD.
    Inventors: Sun Jung Kim, Jae Man Choi, Sung Beom Jung, Jung Jin Seo
  • Publication number: 20190043194
    Abstract: Provided is a method for applying filters for dental CT imaging, including: acquiring the dental CT imaging using a dental CT apparatus; extracting an artifact region from the acquired image; applying a first filter to a region other than the artifact region in the acquired image; and outputting the dental CT imaging to which the filter is applied. Dental CT imaging is provided without an artifact region to assist in medical treatment. More specifically, the dental CT imaging without the artifact region around the metal or tooth is able to be provided to assist in dental treatment. Further, the dental CT imaging without a white artifact region is able to be provided at a boundary portion of field of view (FOV) to assist in dental treatment.
    Type: Application
    Filed: July 31, 2018
    Publication date: February 7, 2019
    Inventor: Sun Jung KIM
  • Publication number: 20180355510
    Abstract: A semiconductor process chamber includes a susceptor, a base plate surrounding the susceptor, a liner on an inner sidewall of the base plate, and a preheat ring between the susceptor and the base plate and coplanar with the susceptor. The process chamber further includes an upper dome coupled to the base plate and covering an upper surface of the susceptor. The upper dome includes a first section on an upper surface of the base plate and a second section extending from the first section and overlapping the susceptor. The first section includes a first region on the upper surface of the base plate, a second region extending from the first region past the base plate, and a third region extending from the second region with a decreasing thickness to contact the second section.
    Type: Application
    Filed: January 12, 2018
    Publication date: December 13, 2018
    Inventors: Keum Seok Park, Gyeom Kim, Yi Hwan Kim, Sun Jung Kim, Pan Kwi Park, Jeong Ho Yoo
  • Patent number: 10128112
    Abstract: A method of fabricating a semiconductor device is provided. The method includes forming a dummy gate electrode on a substrate, forming a trench on a side surface of the dummy gate electrode, performing a bake process of removing an impurity from the trench and forming a source/drain in the trench, wherein the bake process comprises a first stage and a second stage following the first stage, an air pressure in which the substrate is disposed during the first stage is different from an air pressure in which the substrate is disposed during the second stage, and the bake process is performed while the substrate is on a stage rotating the substrate, wherein a revolution per minute (RPM) of the substrate during the first stage is different from a revolution per minute (RPM) of the substrate during the second stage.
    Type: Grant
    Filed: May 16, 2017
    Date of Patent: November 13, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Cho Eun Lee, Jin Bum Kim, Kang Hun Moon, Jae Myung Choe, Sun Jung Kim, Dong Suk Shin, Il Gyou Shin, Jeong Ho Yoo
  • Patent number: 10084049
    Abstract: A semiconductor device includes: a substrate having an active region; a gate structure disposed in the active region; source/drain regions respectively formed within portions of the active region disposed on both sides of the gate structure; a metal silicide layer disposed on a surface of each of the source/drain regions; and contact plugs disposed on the source/drain regions and electrically connected to the source/drain regions through the metal silicide layer, respectively. The metal silicide layer is formed so as to have a monocrystalline structure.
    Type: Grant
    Filed: August 24, 2017
    Date of Patent: September 25, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jin Bum Kim, Gyeom Kim, Seok Hoon Kim, Tae Jin Park, Jeong Ho Yoo, Cho Eun Lee, Hyun Jung Lee, Sun Jung Kim, Dong Suk Shin
  • Publication number: 20180138269
    Abstract: There is provided a semiconductor device capable of enhancing short channel effect by forming a carbon-containing semiconductor pattern in a source/drain region. The semiconductor device includes a first gate electrode and a second gate electrode spaced apart from each other on a fin-type pattern, a recess formed in the fin-type pattern between the first gate electrode and the second gate electrode, and a semiconductor pattern including a lower semiconductor film formed along a profile of the recess and an upper semiconductor film on the lower semiconductor film, wherein the lower semiconductor film includes a lower epitaxial layer and an upper epitaxial layer sequentially formed on the fin-type pattern, and a carbon concentration of the upper epitaxial layer is greater than a carbon concentration of the lower epitaxial layer.
    Type: Application
    Filed: September 26, 2017
    Publication date: May 17, 2018
    Inventors: Seok Hoon KIM, Hyun Jung LEE, Kyung Hee KIM, Sun Jung KIM, Jin Bum KIM, Il Gyou SHIN, Seung Hun LEE, Cho Eun LEE, Dong Suk SHIN
  • Patent number: 9972701
    Abstract: A semiconductor device includes a fin-type active area, nanosheets, a gate, a source/drain region, and insulating spacers. The fin-type active area protrudes from a substrate in a first direction. The nanosheets are spaced from an upper surface of the fin-type active area and include channel regions. The gate is over the fin-type active area. The source/drain region is connected to the nanosheets. The insulating spacers are in the fin-type active area and between the nanosheets. Air spaces are between the insulating spacers and the source/drain region based on positions of the insulating spacers.
    Type: Grant
    Filed: February 27, 2017
    Date of Patent: May 15, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-woo Kim, Hyun-jung Lee, Sun-jung Kim, Seung-hun Lee, Keum-seok Park, Edward Namkyu Cho
  • Publication number: 20180130886
    Abstract: A semiconductor device includes: a substrate having an active region; a gate structure disposed in the active region; source/drain regions respectively formed within portions of the active region disposed on both sides of the gate structure; a metal silicide layer disposed on a surface of each of the source/drain regions; and contact plugs disposed on the source/drain regions and electrically connected to the source/drain regions through the metal silicide layer, respectively. The metal silicide layer is formed so as to have a monocrystalline structure.
    Type: Application
    Filed: August 24, 2017
    Publication date: May 10, 2018
    Inventors: Jin Bum KIM, Gyeom KIM, Seok Hoon KIM, Tae Jin PARK, Jeong Ho YOO, Cho Eun LEE, Hyun Jung LEE, Sun Jung KIM, Dong Suk SHIN
  • Publication number: 20180096845
    Abstract: A method of fabricating a semiconductor device is provided. The method includes forming a dummy gate electrode on a substrate, forming a trench on a side surface of the dummy gate electrode, performing a bake process of removing an impurity from the trench and forming a source/drain in the trench, wherein the bake process comprises a first stage and a second stage following the first stage, an air pressure in which the substrate is disposed during the first stage is different from an air pressure in which the substrate is disposed during the second stage, and the bake process is performed while the substrate is on a stage rotating the substrate, wherein a revolution per minute (RPM) of the substrate during the first stage is different from a revolution per minute (RPM) of the substrate during the second stage.
    Type: Application
    Filed: May 16, 2017
    Publication date: April 5, 2018
    Inventors: Cho Eun LEE, Jin Bum KIM, Kang Hun MOON, Jae Myung CHOE, Sun Jung KIM, Dong Suk SHIN, IL GYOU SHIN, Jeong Ho YOO
  • Publication number: 20180025901
    Abstract: A precleaning apparatus includes a chamber having an internal space in which a substrate is cleaned, a substrate support disposed in the chamber and configured to support the substrate, a plasma generation unit disposed in the chamber and configured to generate plasma gas, a heating unit configured to heat the substrate on the substrate support, a cleaning gas supply unit configured to supply gas for oxide etching to the internal space of the chamber, and a hydrogen gas supply unit configured to supply hydrogen gas to the internal space of the chamber.
    Type: Application
    Filed: January 26, 2017
    Publication date: January 25, 2018
    Inventors: Keum Seok Park, Sun Jung Kim, Yi Hwan Kim, Pan Kwi Park, Dong Suk Shin, Hyun Kwan Yu, Seung Hun Lee