Patents by Inventor Wolfgang Rosner

Wolfgang Rosner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20020081791
    Abstract: A double gate MOSFET transistor and a method for fabricating it are described. In this case, a semiconductor layer structure of a transistor channel to be formed is embedded in a spacer material and contact-connected by source and drain regions which are filled into depressions that are etched on opposite sides of the semiconductor layer structure. Afterwards, the spacer material is etched out selectively and replaced by the electrically conductive gate electrode material.
    Type: Application
    Filed: November 28, 2001
    Publication date: June 27, 2002
    Inventors: Lothar Risch, Wolfgang Rosner, Thomas Schulz
  • Patent number: 6362502
    Abstract: A memory cell contains a memory transistor and a transfer transistor. A gate electrode of the transfer transistor and a control gate electrode of the memory transistor are connected to a word line. The memory transistor has a floating gate electrode that is isolated from a channel region of the memory transistor by a first dielectric layer and is connected to a first source/drain region of the transfer transistor. The control gate electrode is isolated from the floating gate electrode by a second dielectric layer. A first source/drain region of the memory transistor is connected to a bit line. The memory and transfer transistors are preferably of different conductivity types. During the writing of information, the transfer transistor is in the on-state and the memory transistor is in the off-state. During the reading-out of information, the transfer transistor is in the off-state and the memory transistor is in the on-state.
    Type: Grant
    Filed: October 19, 2000
    Date of Patent: March 26, 2002
    Assignee: Infineon Technologies AG
    Inventors: Wolfgang Rösner, Thomas Schulz, Lothar Risch, Franz Hofmann
  • Publication number: 20020034096
    Abstract: A read/write architecture for a MRAM is described. The read/write architecture uses resistance bridges during the read process, whereby a memory cell in the resistance bridges having a known state of magnetization is compared with a memory cell that is to be measured.
    Type: Application
    Filed: July 13, 2001
    Publication date: March 21, 2002
    Inventors: Wolfgang Rosner, Siegfried Schwarzl
  • Patent number: 6337247
    Abstract: A spacer is used as a mask in an etching step during which a layer structure is produced for a channel layer and for a first source/drain region. After the layer structure has been produced, the first source/drain region and a second source/drain region can be produced by implantation. The second source/drain region is self-aligned on two mutually opposite flanks of the layer structure. A gate electrode can be produced in the form of a spacer on the two flanks. In order to avoid a capacitance formed by a first contact of the gate electrode and the first source/drain region, a part of the first source/drain region may be removed. If the layer structure is produced along edges of an inner area, then a third contact of the second source/drain region may be produced inside the inner area in order to reduce the surface area of the transistor.
    Type: Grant
    Filed: January 18, 2000
    Date of Patent: January 8, 2002
    Assignee: Infineon Technologies AG
    Inventors: Thomas Schulz, Thomas Äugle, Wolfgang Rösner, Lothar Risch
  • Publication number: 20010055201
    Abstract: At least one CMOS component which is configured in a semiconductor substrate is part of the inventive circuit assembly. An insulating layer is configured on the semiconductor substrate. The insulating layer covers the CMOS component. A nanoelectronic component is configured above the insulating layer. At least one conducting structure is configured in the insulating layer and serves to link the nanoelectronic component with the CMOS component. If several nanoelectronic components are provided, they are preferably grouped to nano-circuit blocks. Each of the nano-circuit blocks is so small that the RC times of their lines do not exceed 1 ns.
    Type: Application
    Filed: June 18, 2001
    Publication date: December 27, 2001
    Inventors: Ties Ramcke, Lothar Risch, Wolfgang Rosner
  • Patent number: 6320447
    Abstract: The circuit configuration has at least five single-electron transistors, three of which are connected via a second main node and a third main node between a first main node and an output. The fourth single-electron transistor is connected between the second main node and a first supply voltage, with its gate electrode being connected to the first main node. The fifth single-electron transistor is connected between the third main node and the first supply voltage, with its gate electrode being connected to the second main node. The circuit configuration is suitable for use as a full adder and as a multiplier.
    Type: Grant
    Filed: November 6, 2000
    Date of Patent: November 20, 2001
    Assignee: Infineon Technologies AG
    Inventors: Wolfgang Rösner, Ties Ramcke, Lothar Risch
  • Patent number: 6300198
    Abstract: In order to produce a vertical MOS transistor with optimized gate overlap capacitances, a mesa structure is formed with an upper source/drain region, a channel region and a lower source/drain region. With the aid of chemical/mechanical polishing, an insulation structure is formed which essentially covers the side walls of the lower source/drain region. A gate dielectric and a gate electrode, whose height is essentially equal to the height of the channel region, are formed on the side walls of the channel region.
    Type: Grant
    Filed: September 16, 1999
    Date of Patent: October 9, 2001
    Assignees: Siemens Aktiengesellschaft, Ruhr-Universität Bochum
    Inventors: Thomas Aeugle, Wolfgang Rösner, Dag Behammer
  • Patent number: 6229169
    Abstract: A memory cell configuration contains a multiplicity of memory cells in a semiconductor substrate. Each of the memory cells has a selection transistor connected between a bit line and a storage element. The memory cells can each be driven via a first word line and a second word line, the first word line and the second word line crossing one another. The memory cell configuration is, in particular, a DRAM configuration.
    Type: Grant
    Filed: December 17, 1998
    Date of Patent: May 8, 2001
    Assignee: Infineon Technologies AG
    Inventors: Franz Hofmann, Wolfgang Krautschneider, Wolfgang Rösner, Lothar Risch, Till Schlösser, Paul-Werner Basse
  • Patent number: 6037209
    Abstract: The DRAM cell arrangement comprises, per memory cell, a vertical MOS transistor whose first source/drain region is connected to a storage node of a storage capacitor, whose channel region (3) is annularly enclosed by a gate electrode (13) and whose second source/drain region is connected to a buried bit line. The DRAM cell arrangement is produced using only two masks, with the aid of a spacer technique, with a memory cell area of 2F.sup.2, where F is the minimum structure size which can be produced using the respective technology.
    Type: Grant
    Filed: March 15, 1999
    Date of Patent: March 14, 2000
    Assignee: Siemens Aktiengesellschaft
    Inventors: Wolfgang Rosner, Lothar Risch, Franz Hofmann, Reinhard Stengl
  • Patent number: 6038164
    Abstract: The SRAM cell configuration has at least six transistors in each memory cell. Four of the transistors form a flip-flop and they are arranged at the corners of a quadrilateral. The flip-flop is driven by two of the transistors, which are disposed so as to adjoin diagonally opposite corners of the quadrilateral and outside the quadrilateral. Adjacent memory cells along a word line can be arranged in such a way that a first bit line and a second bit line of the adjacent memory cells coincide. The transistors are preferably vertical and are arranged at semiconductor structures (St1, St2, St3, St4, St5, St6) produced from a layer sequence. Two of the transistors having n-doped channel regions are preferably formed in each case on two semiconductor structures.
    Type: Grant
    Filed: November 25, 1998
    Date of Patent: March 14, 2000
    Assignee: Siemens Aktiengesellschaft
    Inventors: Thomas Schulz, Thomas Aeugle, Wolfgang Rosner, Lothar Risch
  • Patent number: 5998261
    Abstract: An electrically writable and erasable read-only memory cell arrangement fabricated in a semiconductor substrate, preferably of monocrystalline silicon, or in a silicon layer of an SOI substrate. A cell array with memory cells is provided on a main surface of the semiconductor substrate. Each memory cell comprises an MOS transistor, vertical to the main surface and comprising, in addition to the source/drain region and a channel region arranged in-between, a first dielectric, a floating gate, a second dielectric and a control gate. A plurality of essentially parallel strip-shaped trenches are provided in the cell array. The vertical MOS transistors are arranged on the flanks of the trenches. The memory cells are in each case arranged on opposite flanks of the trenches.
    Type: Grant
    Filed: December 8, 1997
    Date of Patent: December 7, 1999
    Assignee: Siemens Aktiengesellschaft
    Inventors: Franz Hofmann, Wolfgang Rosner, Wolfgang Krautschneider, Lothar Risch
  • Patent number: 5973373
    Abstract: A read-only-memory cell arrangement comprises memory cells, each having a vertical MOS transistor, in a substrate (21) made of semiconductor material, the various logic values (zero, one) being implemented by gate dielectrics (27, 28) of different thickness. The memory cell arrangement can preferably be produced in a silicon substrate, with a small number of process steps and a high packing density. The memory cell arrangement and a drive circuit for read-out can in this case be produced in an integrated manner.
    Type: Grant
    Filed: March 26, 1997
    Date of Patent: October 26, 1999
    Assignee: Siemens Aktiengesellschaft
    Inventors: Wolfgang Krautschneider, Lothar Risch, Franz Hofmann, Wolfgang Rosner
  • Patent number: 5920778
    Abstract: In a read-only memory cell arrangement having first memory cells which contain a vertical MOS transistor, and having second memory cells which do not contain vertical MOS transistors, the memory cells are arranged along opposite flanks of strip-shaped parallel insulation trenches (16). The width of the insulation trenches (16) is preferably equal to their separation, so that the memory cell arrangement can be produced with a space requirement of 2F.sup.2 per memory cell, F being the minimum structure size in the respective technology.
    Type: Grant
    Filed: September 23, 1997
    Date of Patent: July 6, 1999
    Assignee: Siemens Aktiengesellschaft
    Inventors: Wolfgang Rosner, Wolfgang Krautschneider, Franz Hofmann, Lothar Risch
  • Patent number: 5844834
    Abstract: Each memory cell of an array has a single-electron transistor and a single-electron memory element. The single-electron transistor is driven by a charge stored in the memory element. When a read voltage is applied, a current flows through the single-electron transistor which is dependent on the stored charge, but the stored charge in not changed. When a write voltage is applied, the magnitude of which is greater than the read voltage, then the stored charge is changed. The memory cells of the array are each connected between first lines and transverse second lines of a memory cell configuration.
    Type: Grant
    Filed: June 2, 1997
    Date of Patent: December 1, 1998
    Assignee: Siemens Aktiengesellschaft
    Inventors: Lothar Risch, Wolfgang Rosner
  • Patent number: 5744393
    Abstract: A method for production of a read-only-memory cell arrangement having vertical MOS transistors is provided. In order to produce a read-only-memory cell arrangement which has first memory cells having a vertical MOS transistor and second memory cells which do not have a vertical MOS transistor, holes provided with a gate dielectric and a gate electrode are etched in a silicon substrate with a layer sequencing corresponding to a source, a channel and a drain for the first memory cells. Insulation trenches whose separation is preferably equal to their width are produced for insulation of adjacent memory cells.
    Type: Grant
    Filed: April 17, 1997
    Date of Patent: April 28, 1998
    Assignee: Siemens Aktiengesellschaft
    Inventors: Lothar Risch, Franz Hofmann, Wolfgang Rosner, Wolfgang Krautschneider
  • Patent number: 5432115
    Abstract: To make a contact between a capacitor electrode (13) disposed in a trench (11) and an MOS transistor source/drain region disposed outside the trench, a shallow etching is carried out in a self-aligned manner with respect to a field-oxide region insulating the MOS transistor by producing the trench (11) in a substrate (1). After forming an Si.sub.3 N.sub.4 spacer (10) at the edge (8), laid bare during the etching, of the substrate (1) the part laid bare of the field-oxide region (2) is first removed with the aid of a mask and the trench (11) is completed in a further etching. The contact is produced after the formation of an SiO.sub.2 layer (12) at the surface of the trench (11) after removing the Si.sub.3 N.sub.4 spacer (10) and producing the capacitor electrode (13) at the edge (8), laid bare by removing the Si.sub.3 N.sub.4 spacer (10), of the substrate (1).
    Type: Grant
    Filed: August 4, 1994
    Date of Patent: July 11, 1995
    Assignee: Siemens Aktiengesellschaft
    Inventors: Wolfgang Rosner, Franz Hofmann, Lothar Risch
  • Patent number: 5398701
    Abstract: A device for filling prefabricated cigarette tubes, having a housing (1), a tobacco chamber (17), a trough-shaped tobacco holder (7), a compression bar (23), a stop (31) for one end of the plug of tobacco, a finger or bushing (14) on which one end of a cigarette tube can be placed and a sliding cover (11). The length of the plug of tobacco formed can be adjusted to fit cigarette tubes of different lengths by adjusting the length of the tobacco chamber (17) and the length of the compression bar (23). The invention does this by virtue of the fact that the stop (31) defining one end of the tobacco chamber is adjustable in a direction parallel to the longitudinal axis of the tobacco holder (7) and that at least two movable sections (41, 42, 43) of the compression bar, each of different length and each capable of acting as an extension to a stationary part (30) of the bar, are mounted on a rotatable component (40) whose axis of rotation (45) is parallel to the surface (44) of the compression bar.
    Type: Grant
    Filed: April 8, 1993
    Date of Patent: March 21, 1995
    Assignee: Gizeh-Werk GmbH
    Inventors: Manfred Neumann, Josef Lier, Wolfgang Rosner
  • Patent number: 5270236
    Abstract: The method produces an opening in a layered semiconductor structure having a site intended for an opening. A place-saver is produced on the structure from a first material to be selectively etched to the structure under the first material and to a material adjacent the site. A layer of a second material to which the first material is selectively etchable, is produced over the entire surface of the structure having the place-saver. The opening is formed by at least partially removing the layer of the second material above the place-saver, and removing the place-saver by selective etching.
    Type: Grant
    Filed: April 26, 1991
    Date of Patent: December 14, 1993
    Assignee: Siemens Aktiengesellschaft
    Inventor: Wolfgang Rosner
  • Patent number: 4470234
    Abstract: A hollow beam having longitudinally extending sides arranged in a beam-shape. The beam has corner members which interconnect adjacent pairs of sides to define respective corners of the beam. The corner members include longitudinally extending tongues and grooves which engage cooperating parts provided on adjacent ones of the sides. There are a plurality of clips provided at spaced intervals along the length of each respective corner, the opposed ends of the clips engaging longitudinally extending recesses formed into the inner surfaces of the sides adjacent the respective corner members. In addition, an attachment is provided which securely connects each clip to the respective corner member.
    Type: Grant
    Filed: January 12, 1981
    Date of Patent: September 11, 1984
    Inventor: Wolfgang Rosner
  • Patent number: D274559
    Type: Grant
    Filed: January 16, 1981
    Date of Patent: July 3, 1984
    Inventor: Wolfgang Rosner