Patents by Inventor Yeong-Taek Lee

Yeong-Taek Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9530494
    Abstract: A method of operating a memory device, which includes of memory cells respectively arranged in regions where first signal lines and second lines cross each other, includes determining a plurality of pulses so that each of the plurality of pulses that are sequentially applied to a selected memory cell among the plurality of memory cells is changed according to a number of times of executing programming loops. In response to the change of the plurality of pulses, at least one of a first inhibit voltage and a second inhibit voltage is determined so that a voltage level of at least one of the first and second inhibit voltages that are respectively applied to unselected first and second signal lines connected to unselected memory cells among the plurality of memory cells is changed according to the number of times of executing the programming loops.
    Type: Grant
    Filed: April 27, 2015
    Date of Patent: December 27, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Kyu Lee, Dae-Seok Byeon, Yeong-Taek Lee, Chi-Weon Yoon, Hyun-Kook Park, Hyo-Jin Kwon
  • Publication number: 20160358648
    Abstract: A resistive memory device comprising: a memory cell having a programmable resistance representing stored data; and a read circuit configured to be connected to the memory cell via a first signal line and read the stored data, wherein the read circuit includes: a voltage controller configured to control a first voltage of the first signal line to be a constant voltage and output a signal to a sensing node; and a sense amplifier connected to the voltage controller via the sensing node, and configured to compare a sensing voltage of the sensing node with a reference voltage.
    Type: Application
    Filed: January 28, 2016
    Publication date: December 8, 2016
    Inventors: Mu-hui PARK, Yeong-taek LEE, Dae-seok BYEON
  • Patent number: 9514813
    Abstract: A method for operating a memory device includes sensing a temperature of the resistive memory device, setting a level of a set voltage or current for writing to a memory cell based on the temperature, setting a level of a reset voltage for reset writing to the memory cell based on the temperature, and performing a write operation on the memory cell based on the level of the set voltage or current and the level of the reset voltage. The memory device may be a resistive memory device.
    Type: Grant
    Filed: May 29, 2015
    Date of Patent: December 6, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-kyu Lee, Yeong-taek Lee, Dae-seok Byeon, In-gyu Baek, Man Chang, Lijie Zhang
  • Patent number: 9472282
    Abstract: A resistive memory device includes a memory cell array that has a plurality of resistive memory cells that are arranged respectively on regions where a plurality of first signal lines and a plurality of second signal lines cross each other. A write circuit is connected to a selected first signal line that is connected to a selected memory cell from among the plurality of memory cells, and provides pulses to the selected memory cell. A voltage detector detects a node voltage at a connection node between the selected first signal line and the write circuit. A voltage generation circuit generates a first inhibit voltage and a second inhibit voltage that are applied respectively to unselected first and second signal lines connected to unselected memory cells from among the plurality of memory cells, and changes a voltage level of the second inhibit voltage based on the node voltage that is detected.
    Type: Grant
    Filed: December 28, 2015
    Date of Patent: October 18, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Kyu Lee, Yeong-Taek Lee, Dae-Seok Byeon, Chi-Weon Yoon
  • Patent number: 9449686
    Abstract: A method of operating a resistive memory device and a resistive memory system including a resistive memory device is for a resistive memory device including a plurality of bit lines and at least one dummy bit line. The method of operating the resistive memory device includes detecting a first address accompanying a first command, generating a plurality of inhibit voltages for biasing non-selected lines, and providing to a first dummy bit line a first inhibit voltage selected from among the plurality of inhibit voltages based on a result of detecting the first address.
    Type: Grant
    Filed: June 18, 2015
    Date of Patent: September 20, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyo-Jin Kwon, Yeong-Taek Lee, Dae-Seok Byeon
  • Patent number: 9437290
    Abstract: A method of operating a resistive memory device including a plurality of memory cells comprises determining whether to perform a refresh operation on memory cells in a memory cell array; determining a resistance state of each of at least some of the memory cells; and performing a re-writing operation on a first memory cell having a resistance state from among a plurality of resistance states that is equal to or less than a critical resistance level.
    Type: Grant
    Filed: February 25, 2015
    Date of Patent: September 6, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Kyu Lee, Dae-Seok Byeon, Hyo-Jin Kwon, Hyun-Kook Park, Chi-Weon Yoon, Yeong-Taek Lee
  • Patent number: 9418739
    Abstract: Methods of operating a memory device include; applying a first set write voltage to a selected first signal line connected to a selected memory cell, applying a first inhibition voltage to non-selected first signal lines connected to non-selected memory cells, and controlling a first voltage of a selected second signal line connected to the selected memory cell to be less than the first set write voltage, and a difference between the first inhibition voltage and the first voltage is less than a threshold voltage of the selection element.
    Type: Grant
    Filed: February 9, 2015
    Date of Patent: August 16, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Kyu Lee, Yeong-Taek Lee
  • Patent number: 9406359
    Abstract: A method of operating a memory system including memory cells commonly connected to a first signal line in a memory cell array includes; dividing the memory cells according to cell regions, and independently performing read operations on memory cells disposed in each cell region using a read reference selected from a plurality of read references and respectively corresponding to each cell region.
    Type: Grant
    Filed: April 10, 2015
    Date of Patent: August 2, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Kook Park, Yeong-Taek Lee, Dae-Seok Byeon, Chi-Weon Yoon
  • Publication number: 20160196876
    Abstract: A resistive memory device includes a memory cell array that has a plurality of resistive memory cells that are arranged respectively on regions where a plurality of first signal lines and a plurality of second signal lines cross each other. A write circuit is connected to a selected first signal line that is connected to a selected memory cell from among the plurality of memory cells, and provides pulses to the selected memory cell. A voltage detector detects a node voltage at a connection node between the selected first signal line and the write circuit. A voltage generation circuit generates a first inhibit voltage and a second inhibit voltage that are applied respectively to unselected first and second signal lines connected to unselected memory cells from among the plurality of memory cells, and changes a voltage level of the second inhibit voltage based on the node voltage that is detected.
    Type: Application
    Filed: December 28, 2015
    Publication date: July 7, 2016
    Inventors: YONG-KYU LEE, YEONG-TAEK LEE, DAE-SEOK BYEON, CHI-WEON YOON
  • Patent number: 9384832
    Abstract: A method is for operating a memory device including a plurality of memory cells disposed in regions where a plurality of first signal lines and a plurality of second signal lines cross each other. The method includes applying an initial voltage to the plurality of first signal lines, floating the plurality of first signal lines to which the initial voltage is applied, applying a second inhibit voltage to the plurality of second signal lines, and increasing voltage levels of the plurality of first signal lines to a first inhibit voltage level via capacitive coupling between the plurality of first signal lines which are floated and the plurality of second signal lines to which the second inhibit voltage is applied.
    Type: Grant
    Filed: July 6, 2015
    Date of Patent: July 5, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyo-Jin Kwon, Yeong-Taek Lee, Dae-Seok Byeon
  • Publication number: 20160172028
    Abstract: A resistive memory device includes a column decoder having a first switch unit, including at least one pair of switches arranged in correspondence to each of a plurality of signal lines, and a second switch unit including a pair of switches arranged in correspondence to the at least one pair of switches of the first switch unit. A first pair of switches of the first switch unit includes a first switch and a second switch that are of the same type, and a second pair of switches of the second switch unit includes a third switch and a fourth switch that are connected to the first pair of switches. A selection voltage is provided to the first signal line by passing through the first switch, and an inhibit voltage is provided to the first signal line by selectively passing through the first switch or the second switch.
    Type: Application
    Filed: August 6, 2015
    Publication date: June 16, 2016
    Inventors: HYUN-KOOK PARK, CHI-WEON YOON, YEONG-TAEK LEE
  • Patent number: 9361974
    Abstract: A method of operating a memory device includes determining a value of an operating current flowing through a selected first signal line, to which a selection voltage is applied, from among a plurality of first signal lines; dividing an array of memory cells into n blocks, n being an integer greater than 1, based on the value of the operating current; and applying inhibit voltages having different voltage levels corresponding to the n blocks to unselected ones of second signal lines included in the n blocks. Each of the unselected second signal lines is a pathway through which leakage current may potentially flow due to the operating current flowing through the selected first signal line and a memory cell addressed by the unselected second signal line and the selected first signal line.
    Type: Grant
    Filed: April 10, 2015
    Date of Patent: June 7, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Kyu Lee, Dae-Seok Byeon, Yeong-Taek Lee, Chi-Weon Yoon, Hyun-Kook Park, Hyo-Jin Kwon
  • Publication number: 20160148683
    Abstract: A memory device includes a memory cell array having multiple memory cells arranged respectively in regions where first signal lines cross second signal lines. The memory device further includes a decoder having multiple line selection switch units connected respectively to the of first signal lines. Each of the multiple line selection switch units applies a bias voltage to a first signal line corresponding to each of the multiple line selection switch units in response selectively to a first switching signal and a second switching signal, voltage levels of which are different from each other in activated states.
    Type: Application
    Filed: August 28, 2015
    Publication date: May 26, 2016
    Inventors: CHI-WEON YOON, HYUN-KOOK PARK, YEONG-TAEK LEE, BO-GEUN KIM, YONG-KYU LEE
  • Publication number: 20160133323
    Abstract: A method is for operating a memory device including a plurality of memory cells disposed in regions where a plurality of first signal lines and a plurality of second signal lines cross each other. The method includes applying an initial voltage to the plurality of first signal lines, floating the plurality of first signal lines to which the initial voltage is applied, applying a second inhibit voltage to the plurality of second signal lines, and increasing voltage levels of the plurality of first signal lines to a first inhibit voltage level via capacitive coupling between the plurality of first signal lines which are floated and the plurality of second signal lines to which the second inhibit voltage is applied.
    Type: Application
    Filed: July 6, 2015
    Publication date: May 12, 2016
    Inventors: HYO-JIN KWON, YEONG-TAEK LEE, DAE-SEOK BYEON
  • Publication number: 20160125939
    Abstract: Provided are a resistive memory device including a plurality of memory cells, and a method of operating the resistive memory device. The resistive memory device includes a sensing circuit connected to a first signal line, to which a memory cell is connected, the sensing circuit sensing data stored in the memory cell based on a first reference current; and a reference time generator for generating a reference time signal that determines a time point when a result of the sensing is to be output, based on the first reference current.
    Type: Application
    Filed: July 23, 2015
    Publication date: May 5, 2016
    Inventors: HYUN-KOOK PARK, YEONG-TAEK LEE, DAE-SEOK BYEON, BO-GEUN KIM
  • Publication number: 20160118117
    Abstract: A method of operating a resistive memory device having a plurality of word lines and a plurality of bit lines includes selecting one or more first memory cells connected to a first bit line, selecting one or more second memory cells connected to a second bit line, and simultaneously performing a reset write operation on the first and second memory cells using a first write driver.
    Type: Application
    Filed: May 19, 2015
    Publication date: April 28, 2016
    Inventors: HYUN-KOOK PARK, CHI-WEON YOON, YEONG-TAEK LEE
  • Publication number: 20160118114
    Abstract: A method of operating a resistive memory device and a resistive memory system including a resistive memory device is for a resistive memory device including a plurality of bit lines and at least one dummy bit line. The method of operating the resistive memory device includes detecting a first address accompanying a first command, generating a plurality of inhibit voltages for biasing non-selected lines, and providing to a first dummy bit line a first inhibit voltage selected from among the plurality of inhibit voltages based on a result of detecting the first address.
    Type: Application
    Filed: June 18, 2015
    Publication date: April 28, 2016
    Inventors: HYO-JIN KWON, YEONG-TAEK LEE, DAE-SEOK BYEON
  • Publication number: 20160099052
    Abstract: A method for operating a memory device includes sensing a temperature of the resistive memory device, setting a level of a set voltage or current for writing to a memory cell based on the temperature, setting a level of a reset voltage for reset writing to the memory cell based on the temperature, and performing a write operation on the memory cell based on the level of the set voltage or current and the level of the reset voltage. The memory device may be a resistive memory device.
    Type: Application
    Filed: May 29, 2015
    Publication date: April 7, 2016
    Inventors: Yong-kyu LEE, Yeong-taek LEE, Dae-seok BYEON, In-gyu BAEK, Man CHANG, Lijie ZHANG
  • Publication number: 20160099049
    Abstract: A method for operating a memory device includes sensing a change in temperature of the memory device, adjusting a level of a reference current for a read operation, and reading data from memory cells of the memory device based on the adjusted level of the reference current. The level of the reference current is adjusted from a reference value to a first value when the temperature of the memory device increases and is adjusted from the reference value to a second value when the temperature of the memory device decreases. A difference between the reference value and the first value is different from a difference the reference value and the second value.
    Type: Application
    Filed: July 10, 2015
    Publication date: April 7, 2016
    Inventors: Yong-kyu LEE, Yeong-taek LEE, Dae-seok BYEON, In-gyu BAEK, Man CHANG, Lijie ZHANG, Hyun-kook PARK
  • Publication number: 20160093376
    Abstract: A method of operating a memory device includes determining a value of an operating current flowing through a selected first signal line, to which a selection voltage is applied, from among a plurality of first signal lines; dividing an array of memory cells into n blocks, n being an integer greater than 1, based on the value of the operating current; and applying inhibit voltages having different voltage levels corresponding to the n blocks to unselected ones of second signal lines included in the n blocks. Each of the unselected second signal lines is a pathway through which leakage current may potentially flow due to the operating current flowing through the selected first signal line and a memory cell addressed by the unselected second signal line and the selected first signal line.
    Type: Application
    Filed: April 10, 2015
    Publication date: March 31, 2016
    Inventors: YONG-KYU LEE, DAE-SEOK BYEON, YEONG-TAEK LEE, CHI-WEON YOON, HYUN-KOOK PARK, HYO-JIN KWON