With At Least Part Of Active Region On Insulating Substrate (e.g., Lateral Dmos In Oxide Isolated Well) (epo) Patents (Class 257/E29.261)
  • Publication number: 20100109076
    Abstract: A semiconductor device includes a first well region of a first conductivity, a second well region of a second conductivity type, a source region of the second conductivity type within the first well region, and a drain region of the second conductivity type at least partially within the second well region. A well contact to the first well region is coupled to the source. A first doped region of the first conductivity type and a second doped region of the second conductivity type are located in the second well region. A first transistor includes the first doped region, the second well region, and the first well region. The first transistor is coupled to a switch device. A second transistor includes the second well region, the first well region, and the source region. The first and the second transistors are configured to provide a current path during an ESD event.
    Type: Application
    Filed: November 4, 2008
    Publication date: May 6, 2010
    Applicant: Macronix International Co., Ltd.
    Inventors: Shih-Yu Wang, Chia-Ling Lu, Yan-Yu Chen, Yu-Lien Liu, Tao-Cheng Lu
  • Publication number: 20100084686
    Abstract: An asymmetric heterodoped metal oxide (AH2MOS) semiconductor device includes a substrate and an insulated gate on the top of the substrate disposed between a source region and a drain region. On one side of the gate, heterodoped tub and source regions are formed. The tub region has dopants of a second polarity. A source region is disposed inside each tub region and has dopants of a first polarity opposite to the second polarity. On the other side of the gate, heterodoped buffer and drift regions are formed. The buffer regions comprise dopants of the second polarity. The drift regions are disposed inside the buffer regions and are doped with dopants of the first polarity. A drain n+ tap region is disposed in the drift region.
    Type: Application
    Filed: December 8, 2009
    Publication date: April 8, 2010
    Inventors: Jun Cai, Michael Harley-Stead, Jim G. Holt
  • Publication number: 20100078715
    Abstract: A LDMOS transistor and a method for fabricating the same. A LDMOS transistor may include a P-type body region formed over a N-well. A LDMOS transistor may include a source region and a source contact region formed over a P-type body region. A LDMOS transistor may include a drain region spaced a distance from a P-type body region. A LOCOS may be formed over a surface of a N-well between a P-type body region and a drain region. A LDMOS transistor may include a main gate electrode formed over at least a portion of a LOCOS and a N-well. A LDMOS transistor may include a sub-gate electrode formed between a source region and a source contact region. A method for fabricating a LDMOS transistor is described herein.
    Type: Application
    Filed: September 29, 2009
    Publication date: April 1, 2010
    Inventor: Sang-Yong Lee
  • Patent number: 7683427
    Abstract: A laterally diffused metal-oxide-semiconductor (LDMOS) device as well as a method of making the same is disclosed. A gate is formed on a semiconductor substrate between a source region and a drain region with one side laterally extending onto a part of a field oxide layer and the opposite side beside the source region. A gate dielectric layer is formed between the gate and the semiconductor substrate, wherein the gate dielectric layer comprises two or more portions having different thicknesses arranged laterally in a way that the thicknesses of the portions gradually increase from one side beside the source doping region to the opposite side bordering the field oxide layer. With such structure, the hot carrier impact is minimized and the gate length can be scaled down to gain Idlin.
    Type: Grant
    Filed: September 18, 2007
    Date of Patent: March 23, 2010
    Assignee: United Microelectronics Corp.
    Inventors: Chin-Lung Chen, Wen-Kuo Li
  • Publication number: 20100065909
    Abstract: To provide a semiconductor device and a method of making the same, the device being capable of preventing decrease in the withstanding voltage along the direction perpendicular to the source-drain direction and thereby improving the resistance to an overvoltage (overcurrent), the device includes: a p-type semiconductor substrate 201; an n-type diffusion region 202; a p-type body region 206, a p-type buried diffusion region 204, and an n-type drift region 207 within the n-type diffusion region 202; an n-type source region 208 and a p-type body contact region 209 within the p-type body region 206; an n-type drain region 210 within the n-type drift region 207; a gate insulating film above the p-type body region 206; and a gate electrode 211 above the gate insulating film, where the region 204 extends away from the region 206 farther than the farther edge of the gate electrode 211 is along a cross section perpendicular to the source-drain direction.
    Type: Application
    Filed: September 10, 2009
    Publication date: March 18, 2010
    Inventor: Hisao Ichijo
  • Publication number: 20100059819
    Abstract: A metal source power transistor device and method of manufacture is provided, wherein the metal source power transistor having a source which is comprised of metal and which forms a Schottky barrier with the body region and channel region of the transistor. The metal source power transistor is unconditionally immune from parasitic bipolar action and, therefore, the effects of snap-back and latch-up, without the need for a body contact. The ability to allow the body to float in the metal source power transistor reduces the process complexity and allows for more compact device layout.
    Type: Application
    Filed: August 20, 2009
    Publication date: March 11, 2010
    Applicant: SPINNAKER SEMICONDUCTOR, INC.
    Inventor: John P. Snyder
  • Publication number: 20100052052
    Abstract: An integrated circuit with a transistor advantageously embodied in a laterally diffused metal oxide semiconductor device having a gate located over a channel region recessed into a semiconductor substrate and a method of forming the same. In one embodiment, the transistor includes a source/drain including a lightly or heavily doped region adjacent the channel region, and an oppositely doped well extending under the channel region and a portion of the lightly or heavily doped region of the source/drain. The transistor also includes a channel extension, within the oppositely doped well, under the channel region and extending under a portion of the lightly or heavily doped region of the source/drain.
    Type: Application
    Filed: August 28, 2009
    Publication date: March 4, 2010
    Applicant: Enpirion, Incorporated
    Inventors: Ashraf W. Lotfi, William W. Troutman, Douglas Dean Lopata, Tanya Nigam
  • Publication number: 20100044789
    Abstract: An integrated circuit with a transistor advantageously embodied in a laterally diffused metal oxide semiconductor device having a gate located over a channel region recessed into a semiconductor substrate and a method of forming the same. In one embodiment, the transistor includes a source/drain including a lightly or heavily doped region adjacent the channel region, and an oppositely doped well extending under the channel region and a portion of the lightly or heavily doped region of the source/drain. The transistor also includes a channel extension, within the oppositely doped well, under the channel region and extending under a portion of the lightly or heavily doped region of the source/drain.
    Type: Application
    Filed: August 28, 2009
    Publication date: February 25, 2010
    Applicants: Enpirion, Incorporated
    Inventors: Ashraf W. Lotfi, William W. Troutman, Douglas Dean Lopata, Tanya Nigam
  • Patent number: 7667268
    Abstract: Various integrated circuit devices, in particular a transistor, are formed inside an isolation structure which includes a floor isolation region and a trench extending from the surface of the substrate to the floor isolation region. The trench may be filled with a dielectric material or may have a conductive material in a central portion with a dielectric layer lining the walls of the trench. Various techniques for terminating the isolation structure by extending the floor isolation region beyond the trench, using a guard ring, and a forming a drift region are described.
    Type: Grant
    Filed: February 27, 2008
    Date of Patent: February 23, 2010
    Assignee: Advanced Analogic Technologies, Inc.
    Inventors: Donald R. Disney, Richard K. Williams
  • Publication number: 20100032712
    Abstract: A power semiconductor device has a top surface and an opposed bottom surface below a part of which is a thick portion of semiconductor substrate. At least a portion of a drift region of the device has either no or only a thin portion of semiconductor substrate positioned thereunder. The top surface has a high voltage terminal and a low voltage terminal connected thereto to allow a voltage to be applied laterally across the drift region. At least two MOS (metal-oxide-semiconductor) gates are provided on the top surface. The device has at least one relatively highly doped region at its top surface extending between and in contact with said first and second MOS gates. The device has improved protection against triggering of parasitic transistors or latch-up without the on-state voltage drop or switching speed being compromised.
    Type: Application
    Filed: August 5, 2008
    Publication date: February 11, 2010
    Applicant: Cambridge Semiconductor Limited
    Inventors: Florin UDREA, Vasantha PATHIRANA, Tanya TRAJKOVIC, Nishad UDUGAMPOLA
  • Publication number: 20100013012
    Abstract: Complementary RF LDMOS transistors have gate electrodes over split gate oxides. A source spacer of a second conductivity type extends laterally from the source tap of a first conductivity type to approximately the edge of the gate electrode above the thinnest gate oxide. A body of a first conductivity type extends from approximately the bottom center of the source tap to the substrate surface and lies under most of the thin section of the split gate oxide. The source spacer is approximately the length of the gate sidewall oxide and is self aligned with gate electrode. The body is also self aligned with gate electrode. The drain is surrounded by at least one buffer region which is self aligned to the other edge of the gate electrode above the thickest gate oxide and extends to the below the drain and extends laterally under the thickest gate oxide. Both the source tap and drain are self aligned with the gate side wall oxides and are thereby spaced apart laterally from the gate electrode.
    Type: Application
    Filed: September 3, 2009
    Publication date: January 21, 2010
    Inventor: Jun Cai
  • Publication number: 20100006933
    Abstract: A semiconductor structure includes a semiconductor substrate of a first conductivity type; a pre-high-voltage well (pre-HVW) in the semiconductor substrate, wherein the pre-HVW is of a second conductivity type opposite the first conductivity type; a high-voltage well (HVW) over the pre-HVW, wherein the HVW is of the second conductivity type; a field ring of the first conductivity type occupying a top portion of the HVW; and a tunnel of the first conductivity type in the pre-HVW and the HVW, and electrically connecting the field ring and the semiconductor substrate.
    Type: Application
    Filed: July 9, 2008
    Publication date: January 14, 2010
    Inventors: Eric Huang, Tsung-Yi Huang, Fu-Hsin Chen, Chyi-Chyuan Huang, Puo-Yu Chiang
  • Publication number: 20100006937
    Abstract: A method for manufacturing a lateral double diffused metal oxide semiconductor (LDMOS) device includes forming an oxide layer on a semiconductor substrate, forming first and second trenches by partially etching the oxide layer and the semiconductor substrate, forming a small trench overlapping with the second trench so that the second trench has a stepped structure, and depositing one or more dielectric layers so that the first trench forms a device isolation layer defining a semiconductor device region and the second trench having a stepped structure forms a drain extension device isolation layer. The breakdown voltage of the LDMOS device may be improved while reducing the on-resistance, thereby improving the operational reliability of the device.
    Type: Application
    Filed: June 29, 2009
    Publication date: January 14, 2010
    Inventor: Yong Jun Lee
  • Publication number: 20100006936
    Abstract: A semiconductor device includes a semiconductor layer of a first conductivity type; a deep well of a second conductivity type formed in a portion of an upper layer portion of the semiconductor layer; a well of the first conductivity type formed in a portion of an upper layer portion of the deep well; a source layer of the second conductivity type formed in the well; a drain layer of the second conductivity type formed in the well apart from the source layer; and a contact layer of the second conductivity type formed outside the well in an upper layer portion of the deep well and connected to the drain layer. The drain layer is electrically connected to the deep well via the well by applying a driving voltage between the source layer and the drain layer.
    Type: Application
    Filed: June 1, 2009
    Publication date: January 14, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Tomoko Matsudai, Norio Yasuhara, Kazutoshi Nakamura
  • Publication number: 20100001343
    Abstract: Provided are a high voltage semiconductor device in which a field shaping layer is formed on the entire surface of a semiconductor substrate and a method of fabricating the same. Specifically, the high voltage semiconductor device includes a first conductivity-type semiconductor substrate. A second conductivity-type semiconductor layer is disposed on a surface of the semiconductor substrate, and a first conductivity-type body region is formed in semiconductor layer. A second conductivity-type source region is formed in the body region. A drain region is formed in the semiconductor layer and is separated from the body region. The field shaping layer is formed on the entire surface of the semiconductor layer facing the semiconductor layer.
    Type: Application
    Filed: July 1, 2009
    Publication date: January 7, 2010
    Applicant: Fairchild Korea Semiconductor Ltd.
    Inventors: Yong-cheol CHOI, Chang-ki JEON, Min-suk KIM
  • Publication number: 20100001345
    Abstract: A semiconductor device includes: a semiconductor substrate having a first conductivity type; a well having a second conductivity type and provided inside the semiconductor substrate; a first impurity region having the first conductivity type and provided within the well; a second impurity region having the second conductivity type, provided inside the well and away from the first impurity region; and a third impurity region having a first conductivity type, provided surrounding the well and away from the second impurity region. In this semiconductor device, the well is formed to be deeper than the first impurity region, the second impurity region, and the third impurity region, in a thickness direction of the semiconductor substrate; and a minimum distance between the first impurity region and the second impurity region is smaller than a minimum distance between the second impurity region and the third impurity region.
    Type: Application
    Filed: June 25, 2009
    Publication date: January 7, 2010
    Applicant: SEIKO EPSON CORPORATION
    Inventors: Tomoyuki Furuhata, Hideyuki Akanuma, Hiroaki Nitta
  • Publication number: 20100001315
    Abstract: A semiconductor device includes a first diffusion region of a second conductivity type formed in an upper portion of a semiconductor substrate of a first conductivity type, a second diffusion region formed in a surface portion of the first diffusion region, a third diffusion region of the second conductivity type formed a predetermined distance spaced apart from the second diffusion region in the surface portion of the semiconductor substrate, a fourth diffusion region of the first conductivity type formed adjacent to the third diffusion region and electrically connected to the third diffusion region, a gate electrode formed on a part between the first diffusion region and the third diffusion region, and an insulating film formed thereon.
    Type: Application
    Filed: May 28, 2009
    Publication date: January 7, 2010
    Inventors: Masaaki OKITA, Kazuyuki Sawada, Yuji Harada, Saichirou Kaneko, Hiroto Yamagiwa
  • Publication number: 20090321822
    Abstract: A high voltage NMOS transistor is disclosed where the p-doped body is isolated against the p-doped substrate by a DN well having a pinch-off region where the depth of the DN-well is at minimum. By the forming space charge region at raising drain potentials a shielding of the drain potential results because the space charge region touches the field oxide between source and drain at the pinch-off region. An operation at the high side at enhanced voltage levels is possible.
    Type: Application
    Filed: April 16, 2007
    Publication date: December 31, 2009
    Applicant: Austriamicrosystems AG
    Inventors: Martin Knaipp, Georg Röhrer, Jong Mun Park
  • Publication number: 20090321827
    Abstract: Plural through-holes are formed in a region of a semiconductor substrate positioned below a drain region (an element region other than a P-type well region). According to this configuration, an opposing area of the drain region and the semiconductor substrate can be reduced. Therefore, a drain-substrate capacitance Cdsub is reduced, and an output capacitance Coss of an SOI LDMOSFET can be reduced as a result.
    Type: Application
    Filed: May 29, 2009
    Publication date: December 31, 2009
    Applicant: PANASONIC ELECTRIC WORKS CO., LTD.
    Inventors: Takuya SUNADA, Kazuhiko KUSUDA, Takeshi YOSHIDA
  • Publication number: 20090321824
    Abstract: A semiconductor device includes a gate insulating film formed over a semiconductor substrate, a gate electrode formed over the gate insulating film, a source region formed in the semiconductor substrate, a first drain region formed on the other side of the gate electrode and formed in the semiconductor substrate, the first drain region having one end extending below the gate electrode, the first drain region having a first impurity concentration, a second drain region formed in the first drain region and spaced apart from the gate electrode by a first distance, the second drain region having a second impurity concentration higher than the first impurity concentration, a third drain region formed in the first drain region and spaced apart from the gate electrode by a second distance, the second distance being greater than the first distance, the third drain region having a third impurity concentration.
    Type: Application
    Filed: June 17, 2009
    Publication date: December 31, 2009
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventor: Masashi Shima
  • Patent number: 7638370
    Abstract: In a method for producing an electronic component, a first doped connection region and a second doped connection region are formed on or above a substrate; a body region is formed between the first doped connection region and the second doped connection region; at least two gate regions separate from one another are formed on or above the body region; at least one partial region of the body region is doped by means of introducing dopant atoms, wherein the dopant atoms are introduced into the at least one partial region of the body region through at least one intermediate region formed between the at least two separate gate regions.
    Type: Grant
    Filed: May 8, 2007
    Date of Patent: December 29, 2009
    Assignee: Infineon Technologies AG
    Inventors: Harald Gossner, Thomas Schulz, Christian Russ, Gerhard Knoblinger
  • Publication number: 20090315109
    Abstract: A semiconductor device includes a deep N-type well region which may be formed by applying an ion-implantation process, using a mask, to a predetermined pattern over a portion of a semiconductor substrate over which an oxide film is formed, a dwell region which may be formed by applying an ion-implantation process, using a mask, to a predetermined pattern over a portion of the N-type well region, a shallow N-type well region and a drain region which may be respectively formed by applying an ion-implantation process, using a mask, to a predetermined pattern over a portion of the deep N-type well region, a source region which may be formed by applying an ion-implantation process, using a mask, to a predetermined pattern over a portion of the dwell region, a contact hole which may be formed by being filled with a metal after forming an inter-metal dielectric layer over a portion of the semiconductor substrate over which the source region is formed, and a metal line formed over a portion of the contact hole.
    Type: Application
    Filed: June 15, 2009
    Publication date: December 24, 2009
    Inventor: Min-Seok Kim
  • Publication number: 20090302385
    Abstract: An LDMOS device includes a substrate having a surface and a gate electrode overlying the surface and defining a channel region in the substrate below the gate electrode. A drain region is spaced apart from the channel region by an isolation region. The isolation region includes a region of high tensile stress and is configured to induce localized stress in the substrate in close proximity to the drain region. The region of high tensile stress in the isolation region can be formed by high-stress silicon oxide or high-stress silicon nitride. In a preferred embodiment, the isolation region is a shallow trench isolation region formed in the substrate intermediate to the gate electrode and the drain region.
    Type: Application
    Filed: June 6, 2008
    Publication date: December 10, 2009
    Inventors: Sanford Chu, Yisuo Li, Guowei Zhang, Verma Purakh
  • Patent number: 7625787
    Abstract: A silicon (Si)-on-insulator (SOI) high voltage transistor with a body ground is provided with an associated fabrication process. The method provides a SOI substrate with a buried oxide (BOX) layer and a Si top layer having a first thickness and a second thickness, greater than the first thickness. A body ground is formed in the second thickness of Si top layer overlying the BOX layer. A control channel is formed in the first thickness of the Si top layer. A control gate is formed overlying the control channel. An auxiliary channel is formed in the second thickness of Si top layer partially overlying the body ground and extending into the first thickness of the Si top layer. An auxiliary gate is formed overlying the auxiliary channel. A pn junction is formed in the second thickness of Si top layer between the auxiliary channel and the body ground.
    Type: Grant
    Filed: August 31, 2007
    Date of Patent: December 1, 2009
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Jong-Jan Lee, Sheng Teng Hsu
  • Publication number: 20090283826
    Abstract: A semiconductor device has a buried oxide layer formed over a substrate. An active silicon layer is formed over the buried oxide layer. A drain region is formed in the active silicon layer. An LDD drift region is formed in the active silicon layer adjacent to the drain region. The drift region has a graded doping distribution. A co-implant region is formed in the active silicon. A source region is formed in the co-implant region. A shallow trench insulator is formed along a top surface of the LDD drift region. The shallow trench isolator has a length less than the LDD drift region. The shallow trench insulator terminates under the polysilicon gate and within the LDD drift region. A polysilicon gate is formed above the active silicon layer between the source region and LDD drift region and at least partially overlapping the shallow trench insulator.
    Type: Application
    Filed: May 15, 2009
    Publication date: November 19, 2009
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Patrick M. Shea, Samuel J. Anderson, David N. Okada
  • Publication number: 20090278167
    Abstract: A semiconductor device includes a first chip and a second chip. The first chip includes a first conductivity type channel power MOSFET. The second chip includes a second conductivity type channel power MOSFET. The first chip and the second chip are integrated in such a manner that a second-surface drain electrode of the first chip and a second-surface drain electrode of the second chip face to each other and are electrically coupled with each other through a conductive material.
    Type: Application
    Filed: April 21, 2009
    Publication date: November 12, 2009
    Applicant: DESNO CORPORATION
    Inventor: Shoji Ozoe
  • Publication number: 20090273032
    Abstract: Provided is a LDMOS device and method for manufacturing. The LDMOS device includes a second conductive type buried layer formed in a first conductive type substrate. A first conductive type first well is formed in the buried layer and a field insulator with a gate insulating layer at both sides are formed on the first well. On one side of the field insulator is formed a first conductive type second well and a source region formed therein. On the other side of the field insulator is formed an isolated drain region. A gate electrode is formed on the gate insulating layer on the source region and a first field plate is formed on a portion of the field insulator and connected with the gate electrode. A second field plate is formed on another portion of the field insulator and spaced apart from the first field plate.
    Type: Application
    Filed: July 21, 2009
    Publication date: November 5, 2009
    Inventor: CHOUL JOO KO
  • Publication number: 20090267149
    Abstract: In a field effect transistor (FET), halo features may be formed by etching into the surface of a silicon layer followed by a step of growing a first epitaxial silicon (epi-Si) layer on the etched silicon layer. Source (S) and drain (D), as well as S/D extension features may similarly be formed by etching an epitaxial silicon layer, then filling with another epitaxial layer. Source and Drain, and extensions, and halo, which are normally formed by diffusion, may be formed as discrete elements by etching and filling (epi-Si). This may provide a shallow, highly activated, abrupt S/D extension, an optimally formed halo and deep S/D diffusion doping, and maximized improvement of channel mobility from the compressive or tensile stress from e-SiGe or e-SiC.
    Type: Application
    Filed: April 24, 2008
    Publication date: October 29, 2009
    Applicant: International Business Machines Corporation
    Inventors: Xuefeng Hua, Johnathan E. Faltermeier, Toshiharu Furukawa, Oleg Gluschenkov
  • Publication number: 20090261409
    Abstract: Semiconductor devices for high voltage application are presented. A high power semiconductor device includes a first type doped semiconductor substrate and a second type doped epitaxial layer deposited thereon. A first type doped body region is disposed in the second type doped epitaxial layer. A heavily doped drain region is formed in the second type doped epitaxial layer and isolated from the first type doped body region with an isolation region and a channel. A second type deep heavily doped region extends from the heavily doped drain region to the semiconductor substrate. A pair of inversed type heavily doped source regions is disposed in the first type doped body region. A gate electrode is disposed overlying the channel with a dielectric layer interposed therebetween. The high power semiconductor device is isolated from the other semiconductor devices with a first type deep heavily doped region.
    Type: Application
    Filed: November 5, 2008
    Publication date: October 22, 2009
    Applicant: VANGUARD INTERNATIONAL SEMICONDUCTOR CORPORATION
    Inventors: Hung-Shern Tsai, Geeng-Lih Lin, Wen-Jya Liang
  • Publication number: 20090236662
    Abstract: A semiconductor structure. The semiconductor structure includes a semiconductor substrate, a first transistor on the semiconductor substrate, and a guard ring on the semiconductor substrate. The semiconductor substrate includes a top substrate surface which defines a reference direction perpendicular to the top substrate surface. The guard ring includes a semiconductor material doped with a doping polarity. A first doping profile of a first doped transistor region of the first transistor in the reference direction and a second doping profile of a first doped guard-ring region of the guard ring in the reference direction are essentially a same doping profile. The guard ring forms a closed loop around the first transistor.
    Type: Application
    Filed: June 1, 2009
    Publication date: September 24, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Steven Howard Voldman
  • Publication number: 20090224318
    Abstract: The invention improves the performance of a semiconductor device. A metal silicide film is formed by a silicide process on a gate electrode and an n+-type source region of an LDMOSFET, and no such metal silicide film is formed on an n?-type offset drain region, an n-type offset drain region, and an n+-type drain region. A side wall spacer comprising a silicon film is formed via an insulating film on the side wall of the gate electrode over the drain side thereof, and a field plate electrode is formed by this side wall spacer. The field plate electrode does not extend above the gate electrode, and a metal silicide film is formed over the entire upper surface of the gate electrode in the silicide process.
    Type: Application
    Filed: March 26, 2009
    Publication date: September 10, 2009
    Inventors: Makoto Hatori, Yutaka Hoshino
  • Publication number: 20090218622
    Abstract: The LDMOS transistor (1) of the invention comprises a source region (3), a channel region (4), a drain extension region (7) and a gate electrode (10). The LDMOS transistor (1) further comprises a first gate oxide layer (8) and a second gate oxide layer (9), which is thicker than the first gate oxide layer (8). The first gate oxide layer (8) at least extends over a first portion of the channel region (4), which is adjacent to the source region (3). The second gate oxide layer (9) extends over a region where a local maximum (A, B) of the electric field (E) generates hot carriers thereby reducing the impact of the hot carriers and reducing the Idq-degradation. In another embodiment the second gate oxide layer (9) extends over a second portion of the channel region (4), which mutually connects the drain extension region (7) and the first portion of the channel region (4), thereby improving the linear efficiency of the LDMOS transistor (1).
    Type: Application
    Filed: July 10, 2006
    Publication date: September 3, 2009
    Applicant: NXP B.V.
    Inventors: Freerk Van Rijs, Stephan J., C., H. Theeuwen, Petra C., A. Hammes
  • Patent number: 7576390
    Abstract: A method for providing a high power, low resistance, high efficient vertical DMOS device is disclosed. The method comprises providing a semiconductor substrate with a source body structure thereon. The method further comprises providing a plurality of slots in the source/body structure and providing a metal within the plurality of slots to form a plurality of structures. A slotted PowerFET array is disclosed. This slotted approach results in a dense PowerFET, a low Ron due to the slotted design, an oxide isolated process without any due extra steps other than the slots, lower capacitance, lower leakage, smaller die, improved heat transfer, improved electro-migration, lower ground resistance, less cross talk, drops the isolation diffusion and the sinker diffusion, mostly low temperature processing and provides double metal with single metal processing.
    Type: Grant
    Filed: May 4, 2006
    Date of Patent: August 18, 2009
    Assignee: Micrel, Inc.
    Inventor: John Durbin Husher
  • Publication number: 20090194785
    Abstract: A p-type body region and an n-type buffer region are formed on an n? drift region. An n++ emitter region and a p++ contact region are formed on the p-type body region in contact with each other. A p++ collector region is formed on the n-type buffer region. An insulating film is formed on the n? drift region, and a gate insulating film is formed on the n++ emitter region, the p-type body region, and the n drift region. A gate electrode is formed on the insulating film and the gate insulating film. A p+ low-resistivity region is formed in the p-type body region and surrounding the interface between the n++ emitter region and between the p-type body region and the p++ contact region. The p-type body region has two local maxima of an impurity concentration profile at the interface between the body region and the gate insulating film.
    Type: Application
    Filed: January 9, 2009
    Publication date: August 6, 2009
    Applicant: Fuji Electric Device Technology Co., Ltd.
    Inventors: Hong-Fei Lu, Mizushima Tomonori
  • Patent number: 7569884
    Abstract: A lateral DMOS transistor having a uniform distribution of channel impurity concentration includes a drift region of a first conductivity; a body of a second conductivity, the body being disposed in the drift region and has a channel thereon; and a source region of the first conductivity, the source region being disposed within the body and having an upper region surrounded by a first impurity region of the first conductivity.
    Type: Grant
    Filed: December 29, 2005
    Date of Patent: August 4, 2009
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Suk Kyun Lee
  • Publication number: 20090184368
    Abstract: An IC chip, including a switch LDMOS device and an analog LDMOS device, is configured on a substrate having a first conductive type. Components of the two LDMOS devices respectively include two gate conductive layers configured on two first active regions of the substrate. A common source contact region having a second conductive type is configured in a second active region, which is configured between the two first active regions. An isolation structure is included for isolating the second active region and the first active regions. The isolation structure between the first active regions and the second active region has a length “A” extending along a longitudinal direction of a channel under each gate conductive layer, and each gate conductive layer on each first active region has a length “L” extending along the longitudinal direction of the channel, the two LDMOS devices have different A/L values.
    Type: Application
    Filed: January 23, 2008
    Publication date: July 23, 2009
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Chin-Hung Liu, Chin-Lung Chen, Ming-Tsung Tung, Wen-Kuo Li
  • Patent number: 7560774
    Abstract: An IC chip, including a switch LDMOS device and an analog LDMOS device, is configured on a substrate having a first conductive type. Components of the two LDMOS devices respectively include two gate conductive layers configured on two first active regions of the substrate. A common source contact region having a second conductive type is configured in a second active region, which is configured between the two first active regions. An isolation structure is included for isolating the second active region and the first active regions. The isolation structure between the first active regions and the second active region has a length “A” extending along a longitudinal direction of a channel under each gate conductive layer, and each gate conductive layer on each first active region has a length “L” extending along the longitudinal direction of the channel, the two LDMOS devices have different A/L values.
    Type: Grant
    Filed: January 23, 2008
    Date of Patent: July 14, 2009
    Assignee: United Microelectronics Corp.
    Inventors: Chin-Hung Liu, Chin-Lung Chen, Ming-Tsung Tung, Wen-Kuo Li
  • Publication number: 20090166736
    Abstract: A lateral double diffused metal oxide semiconductor a lateral double diffused metal oxide semiconductor (LDMOS) transistor which may include a first conductive type semiconductor substrate and a shallow trench isolation film defining an active region in the substrate. A second conductive type body region may be disposed over a portion of the top of the semiconductor substrate. A first conductive type source region may be disposed in the top of the body region. A first conductive type extended drain region may be disposed over a portion of the top of the semiconductor substrate and spaced from the body region. A gate dielectric film covers surfaces of the second conductive type body region and first conductive type source region and a portion of the top of the first conductive type semiconductor substrate. A gate conductive film may extend from the first conductive type source region, over the gate dielectric film, over the shallow trench isolation film, and inside the shallow trench isolation film.
    Type: Application
    Filed: December 28, 2008
    Publication date: July 2, 2009
    Inventor: Il-Yong Park
  • Patent number: 7550795
    Abstract: Silicon on insulator (SOI) devices and methods for fabricating the same are provided. An exemplary embodiment of a SOI device comprises a substrate. A first insulating layer is formed over the substrate. A plurality of semiconductor islands is formed over the first insulating layer, wherein the semiconductor islands are isolated from each other. A second insulating layer is formed over the first insulating layer, protruding over the semiconductor islands and surrounding thereof. At least one recess is formed in a portion of the second insulating layer adjacent to a pair of the semiconductor islands. A first dielectric layer is formed on a portion of each of the semiconductor islands. A conductive layer is formed over the first dielectric layer and over the second insulating layer exposed by the recess. A pair of source/drain regions is oppositely formed in portions of each of the semiconductor islands not covered by the first dielectric layer and the conductive layer.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: June 23, 2009
    Assignee: Taiwan Semiconductor Manufacturing
    Inventors: Chung-Long Cheng, Kong-Beng Thei, Sheng-Chen Chung, Tzung-Chi Lee, Harry Chuang
  • Patent number: 7535056
    Abstract: A semiconductor device includes a substrate, a first electrode and a second electrode formed on the substrate, and a drift layer which is formed between the first electrode and the second electrode, and becomes conduction in an ON state, and becomes depletion in an OFF state, a low concentration layer which is formed outside of the drift layer, and is opposite in polarity to that of the drift layer.
    Type: Grant
    Filed: March 8, 2005
    Date of Patent: May 19, 2009
    Assignee: Yokogawa Electric Corporation
    Inventor: Tomonori Komachi
  • Publication number: 20090096022
    Abstract: An exemplary lateral diffused metal oxide semiconductor device includes a first-type substrate, a gate oxide film disposed on the first-type substrate, a poly gate disposed on the gate oxide film, a first second-type slightly doped region formed in the first-type substrate and acting as a well, a first first-type highly doped region formed in the well and acting as a body, a first second-type highly doped region formed in the body and acting as a source, a second second-type highly doped region formed in the well and acting as a drain, a second first-type highly doped region formed in the body, and a first fist-type doped region formed in the body and is beneath the source.
    Type: Application
    Filed: June 5, 2008
    Publication date: April 16, 2009
    Applicant: FITIPOWER INTEGRATED TECHNOLOGY, INC.
    Inventors: CHYH-YIH CHANG, HSING-HUA SUN, TSUAN-LUN LUNG, CHEN-MING CHIU
  • Publication number: 20090085113
    Abstract: A semiconductor device according to the present invention includes: a semiconductor layer of a first conductivity type; an annular deep trench penetrating the semiconductor layer in the depth direction to surround an element forming region; a drain region of a second conductivity type formed in a surface layer portion of the semiconductor layer in the element forming region; a drift region of the second conductivity type formed in the surface layer portion of the semiconductor layer to come into contact with the drain region in the element forming region; a body region of the first conductivity type formed in the surface layer portion of the semiconductor layer at an interval from the drift region in the element forming region; a source region of the second conductivity type formed in a surface layer portion of the body region; and a first high-concentration buried region, formed in the semiconductor layer between a portion opposed to the source region in the depth direction and the deep trench, having a high
    Type: Application
    Filed: September 26, 2008
    Publication date: April 2, 2009
    Applicant: ROHM CO., LTD.
    Inventors: Naoki Izumi, Tomoyasu Sada
  • Patent number: 7511319
    Abstract: A power metal-oxide-semiconductor field effect transistor (MOSFET)(100) incorporates a stepped drift region including a shallow trench insulator (STI)(112) partially overlapped by the gate (114) and which extends a portion of the distance to a drain region (122). A silicide block extends from and partially overlaps STI (112) and drain region (122). The STI (112) has a width that is approximately 50% to 75% of the drift region.
    Type: Grant
    Filed: February 24, 2006
    Date of Patent: March 31, 2009
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Ronghua Zhu, Amitava Bose, Vishnu K. Khemka, Todd C. Roggenbauer
  • Publication number: 20090078996
    Abstract: A semiconductor device according to the present invention includes: an insulating layer; a semiconductor layer of a first conductive type laminated on the insulating layer; an annular deep trench having a thickness reaching the insulating layer from a top surface of the semiconductor layer; a body region of a second conductive type formed across an entire thickness of the semiconductor layer along a side surface of the deep trench in an element forming region surrounded by the deep trench; a drift region of the first conductive type constituted of a remainder region besides the body region in the element forming region; a source region of the first conductive type formed in a top layer portion of the body region; a drain region of the first conductive type formed in a top layer portion of the drift region; and a first conductive type region formed in the drift region, having a deepest portion reaching a position deeper than the drain region, and having a first conductive type impurity concentration higher tha
    Type: Application
    Filed: September 9, 2008
    Publication date: March 26, 2009
    Applicant: ROHM CO., LTD.
    Inventors: Naoki Izumi, Tomoyasu Sada
  • Publication number: 20090065864
    Abstract: A semiconductor device and a method of fabricating the same are provided. The semiconductor device can include a buried conductive layer in a semiconductor substrate, an epitaxial layer on the buried conductive layer, and a plug passing through the epitaxial layer. The plug can be electrically connected to the buried conductive layer and can have an insulating layer around it, isolating the plug from an adjacent active area.
    Type: Application
    Filed: September 5, 2008
    Publication date: March 12, 2009
    Inventor: SANG YONG LEE
  • Publication number: 20090065862
    Abstract: A semiconductor device comprising: a base layer of a first conductivity type selectively formed above a semiconductor substrate; a gate electrode formed on the base layer via the insulating film; a source layer of a second conductivity type selectively formed at a surface of the base layer at one side of the gate electrode; an channel implantation layer selectively formed at the surface of the base layer so as to be adjacent to the source layer below the gate electrode, the channel implantation layer having a higher concentration than the base layer; a RESURF layer of the second conductivity type selectively formed at the surface of the base layer at the other side of the gate electrode; and a drain layer of a second conductivity type being adjacent to the RESURF layer, a portion of the drain layer overlapping the base layer, and the drain layer having a higher concentration than the RESURF layer.
    Type: Application
    Filed: November 4, 2008
    Publication date: March 12, 2009
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Tomoko MATSUDAI, Norio Yasuhara
  • Publication number: 20090032870
    Abstract: A semiconductor device comprising a field effect transistor having higher breakdown voltage by reducing electric field concentration between the drain region and a gate electrode is provided. A semiconductor device includes, on a silicon substrate, an n-well source region and an n-well drain region, which are formed over a surface layer thereof to be spaced apart from each other; and a gate electrode provided via a gate insulating film, said gate insulating film being formed to extend over said source region and said drain region. Further, LOCOS oxide film 180a is formed in the surface of the silicon substrate in the n-well drain region, and thus the LOCOS oxide film has a constricted portion in the cross sectional view, and the gate electrode is formed to extend across a constricted portion.
    Type: Application
    Filed: July 9, 2008
    Publication date: February 5, 2009
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Takeshi Iida
  • Publication number: 20090020814
    Abstract: A high voltage semiconductor device includes a source region of a first conductivity type having an elongated projection with two sides and a rounded tip in a semiconductor substrate. A drain region of the first conductivity type is laterally spaced from the source region in the semiconductor substrate. A gate electrode extends along the projection of the source region on the semiconductor substrate between the source and drain regions. Top floating regions of a second conductivity type are disposed between the source and drain regions in the shape of arched stripes extending along the rounded tip of the projection of the source region. The top floating regions are laterally spaced from one another by regions of the first conductivity type to thereby form alternating P-N regions along the lateral dimension.
    Type: Application
    Filed: January 11, 2008
    Publication date: January 22, 2009
    Inventors: Yong-Cheol Choi, Chang-Ki Jeon, Sang-Hyun Lee
  • Publication number: 20080315304
    Abstract: A silicon (Si)-on-insulator (SOI) high voltage transistor is provided with an associated fabrication process. The method provides a SOI substrate with a Si top layer. A control channel and an adjacent auxiliary channel are formed in the Si top layer. A control gate overlies the control channel and an auxiliary gate overlies the auxiliary channel. A source region is formed adjacent the control channel, and a lightly doped drain (LDD) region is interposed between the auxiliary channel and the drain. An interior drain region is interposed between the control and auxiliary channels. Typically, the Si top layer has a thickness in the range of 20 to 1000 nm. In one aspect, the Si top layer in the source, control channel, interior drain, and auxiliary channel regions is thinned to a thickness in the range of 5 to 200 nm, and raised source, drain, LDD, and interior drain regions are formed.
    Type: Application
    Filed: June 25, 2007
    Publication date: December 25, 2008
    Inventors: Sheng Teng Hsu, Jong-Jan Lee
  • Publication number: 20080296676
    Abstract: An SOI FET device with improved floating body is proposed. Control of the body potential is accomplished by having a body doping concentration next to the source electrode higher than the body doping concentration next to the drain electrode. The high source-side dopant concentration leads to elevated forward leakage current between the source electrode and the body, which leakage current effectively locks the body potential to the source electrode potential. Furthermore, having the source-to-body junction capacitance larger than the drain-to-body junction capacitance has additional advantages in device operation. The device has no structure fabricated for the purpose of electrically connecting the body potential to other elements of the device.
    Type: Application
    Filed: June 4, 2007
    Publication date: December 4, 2008
    Inventors: Jin Cai, Tak Hung Ning