Including Source Or Drain Electrode Formation Prior To Semiconductor Layer Formation (i.e., Staggered Electrodes) Patents (Class 438/161)
  • Patent number: 7439193
    Abstract: Provided is a patterning method capable of fabricating high resolution structures without using a high resolution patterning step. The method comprises the steps of: (i) pre-patterning a layer of material (12) on a substrate (10), (ii) spin-coating a solution of a film-forming substance over the pre-patterned substrate, (iii) drying the spin-coated solution to form a film (14) of the film-forming substance on the unpatterned areas of the substrate and on the surface and sides of the pre-patterned material, (iv) etching the dried film in such a way that it remains only around the sides of the pre-patterned material, and (v) removing the pre-patterned material to leave ridges (20) of the film-forming substance on the substrate, the pattern of the ridges corresponding to the outline of the pre-patterned material.
    Type: Grant
    Filed: December 30, 2005
    Date of Patent: October 21, 2008
    Assignee: Seiko Epson Corporation
    Inventors: Shunpu Li, Christopher Newsome, David Russell, Thomas Kugler
  • Publication number: 20080224332
    Abstract: A specially designed mask controls the arrangement of conductive materials that form a source and drain of a transistor. Designing the mask can be costly and time-consuming, which means that the testing of a circuit involving a transistor can also be costly, time consuming and a barrier towards efficient circuit development and testing. Accordingly, the present invention provides a pre-fabricated, general-purpose pattern comprising an array of conductive islands. The pattern is used as a source and a drain terminal for the formation of a thin-film transistor and as a conductive source for the formation of other electrical components upon the array.
    Type: Application
    Filed: March 14, 2008
    Publication date: September 18, 2008
    Applicant: SEIKO EPSON CORPORATION
    Inventor: Simon Tam
  • Patent number: 7422984
    Abstract: A semiconductor device is provided which is constituted by semiconductor devices including a thin film transistor with a GOLD structure, the GOLD structure thin film transistor being such that: a semiconductor layer, a gate insulating film, and a gate electrode are formed in lamination from the side closer to a substrate; the gate electrode is constituted of a first-layer gate electrode and a second-layer gate electrode shorter in the size than the first-layer gate electrode; the first-layer gate electrode corresponding to the region exposed from the second-layer gate electrode is formed into a tapered shape so as to be thinner toward the end portion; a first impurity region is formed in the semiconductor layer corresponding to the region with the tapered shape; and a second impurity region having the same conductivity as the first impurity region is formed in the semiconductor layer corresponding to the outside of the first-layer gate electrode, which is characterized in that a dry etching process consisting
    Type: Grant
    Filed: June 28, 2004
    Date of Patent: September 9, 2008
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Satoru Okamoto
  • Publication number: 20080199992
    Abstract: The present invention discloses a method for manufacturing a display device comprising the steps of forming a first film pattern using a photosensitive material over a substrate, forming a second film pattern in such a way that the first film pattern is exposed by being irradiated with a laser beam, modifying a surface of the second film pattern into a droplet-shedding surface, forming a source electrode and a drain electrode by discharging a conductive material to an outer edge of the droplet-shedding surface by a droplet-discharging method, and forming a semiconductor region, a gate-insulating film, and a gate electrode over the source electrode and the drain electrode.
    Type: Application
    Filed: April 9, 2008
    Publication date: August 21, 2008
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shinji MAEKAWA, Shunpei YAMAZAKI, Hironobu SHOJI
  • Patent number: 7413922
    Abstract: A method of fabricating a pixel structure is disclosed. A substrate having a color filter layer thereon and a leveling layer further covers the color filter layer is provided. A first metal layer is formed over the leveling layer. The first metal layer is patterned to define a source/drain. A channel material layer, a gate insulating layer and a second metal layer are formed over the substrate to cover the source/drain. The second metal layer, the gate insulating layer and the channel material layer are patterned to define a gate and a channel layer. A passivation layer is formed over the substrate to cover the gate. The passivation layer is patterned to expose a portion of the drain. A transparent conductive layer is formed over the substrate, and is electrically connected to the exposed drain. Thereafter, the transparent conductive layer is patterned to form a pixel electrode.
    Type: Grant
    Filed: September 29, 2006
    Date of Patent: August 19, 2008
    Assignee: Au Optronics Corporation
    Inventors: Meng-Yi Hung, Ming-Hung Shih
  • Patent number: 7411572
    Abstract: Embodiments of an organic electroluminescence display capable of preventing line mura generated due to manufacturing differences in driving transistors are disclosed. The manufacturing differences may be due to deviations of irradiated energy beam density generated from an excimer laser annealing process for crystallizing amorphous silicon into polycrystalline silicon. One embodiment of an organic electroluminescence display a plurality of pixel circuits arranged perpendicular to a laser scan direction for crystallization. Each pixel circuit comprises an organic light-emitting diode, and a driving transistor configured to supply current to the organic light-emitting diode. Each driving transistor comprises at least two channels formed therein, wherein the sums of lengths of the at least two channels in each driving transistor of the display are equal.
    Type: Grant
    Filed: November 14, 2005
    Date of Patent: August 12, 2008
    Assignee: Samsung SDI Co., Ltd.
    Inventor: Woong-Sik Choi
  • Patent number: 7411209
    Abstract: A method for manufacturing a field-effect transistor includes the steps of forming a source electrode and a drain electrode each containing hydrogen or deuterium; forming an oxide semiconductor layer in which the electrical resistance is decreased if hydrogen or deuterium is added; and, causing hydrogen or deuterium to diffuse from the source electrode and the drain electrode to the oxide semiconductor layer.
    Type: Grant
    Filed: September 7, 2007
    Date of Patent: August 12, 2008
    Assignee: Canon Kabushiki Kaisha
    Inventors: Ayanori Endo, Ryo Hayashi, Tatsuya Iwasaki
  • Patent number: 7396705
    Abstract: A method for manufacturing a thin film transistor (TFT) includes the steps of: providing a substrate (1); and forming a TFT circuit on the substrate using laser-induced chemical vapor deposition (LCVD). Detailedly, the method includes providing the bare substrate, cleaning the substrate with cleaning liquid, and successively forming a gate electrode (2), a gate oxide layer (3), a source electrode (5), and a drain electrode (6) on the substrate by LCVD, thus obtaining the thin film transistor. The forming steps may be controlled by one or more computer programs. The LCVD can be pyrolytic LCVD, photolytic LCVD, or photophysical LCVD. The method is simple and inexpensive.
    Type: Grant
    Filed: December 12, 2005
    Date of Patent: July 8, 2008
    Assignee: Innolux Display Corp.
    Inventors: Chiang-Hung Tseng, Jia-Pang Pang, Chih-Cheng Lin, Tse Wu
  • Patent number: 7390694
    Abstract: A method for manufacturing an organic semiconductor device having a gate electrode, a source electrode, a drain electrode, an organic semiconductor layer, a gate insulation layer, and a substrate, including: forming, on the substrate, an underlayer that contains an organic polymer material having a liquid crystal core and is oriented in a specific direction, before forming the organic semiconductor layer; and forming the organic semiconductor layer so as to orient the organic semiconductor layer along the orientation of the underlayer, wherein: the gate insulation layer insulates the source electrode and the drain electrode from the gate electrode; and the substrate supports the gate electrode, the source electrode, the drain electrode, the organic semiconductor layer, and the gate insulation layer.
    Type: Grant
    Filed: March 10, 2006
    Date of Patent: June 24, 2008
    Assignee: Seiko Epson Corporation
    Inventor: Hitoshi Yamamoto
  • Patent number: 7387971
    Abstract: A fabricating method for a flat panel display device having a thin film pattern over a substrate is disclosed. The fabricating method includes depositing a hydrophilic resin over a substrate and patterning the hydrophilic resin to form hydrophilic resin patterns over areas outside where thin film patterns are to be formed over the substrate. The fabricating method also includes depositing a hydrophobic nano powder thin film material over the substrate and between the hydrophilic resin patterns and removing the hydrophilic resin patterns to form hydrophobic nano powder thin film patterns over the substrate. Moreover, the fabricating method includes treating the hydrophobic nano powder thin film patterns to form the thin film pattern.
    Type: Grant
    Filed: October 28, 2005
    Date of Patent: June 17, 2008
    Assignee: LG.Philips LCD Co., Ltd.
    Inventors: Gee Sung Chae, Mi Kyung Park
  • Publication number: 20080121875
    Abstract: An organic thin film transistor includes source and drain electrodes spaced apart from each other on a substrate, an organic semiconductor layer between the source and drain electrodes on the substrate, a gate insulating layer including an organic insulating material on the organic semiconductor layer, the gate insulating layer having a thickness of about 1,800 ? to about 2,500 ?, and a gate electrode on the gate insulating layer.
    Type: Application
    Filed: May 11, 2007
    Publication date: May 29, 2008
    Applicant: LG.PHILIPS LCD CO., LTD.
    Inventor: Dae-Won Kim
  • Patent number: 7329897
    Abstract: An organic thin film transistor and a method of manufacturing the same are provided. The transistor has a threshold voltage that can be easily controlled without changing the material forming an organic semiconductor film. The organic thin film transistor includes a gate electrode, a gate insulating film, a source electrode, a drain electrode, and an organic semiconductor film. A threshold voltage controlling film is provided between the gate insulating film and the organic semiconductor film.
    Type: Grant
    Filed: June 30, 2004
    Date of Patent: February 12, 2008
    Assignee: Seiko Epson Corporation
    Inventors: Takao Nishikawa, Tatsuya Shimoda, Yoshihiro Iwasa, Taishi Takenobu, Shinichiro Kobayashi, Tadaoki Mitani
  • Patent number: 7326600
    Abstract: The present invention provides a thin film transistor structure in which at least a trench is formed in an insulating polymer film formed on a substrate. In the thin film transistor structure, a trench formed in the insulating polymer film accommodates a gate wiring constituted of a plurality of conductive layers. Provided also are a method of manufacturing the thin film transistor structure, and a display device including a thin film transistor array composed of the thin film transistors constituted as described above.
    Type: Grant
    Filed: June 27, 2005
    Date of Patent: February 5, 2008
    Assignee: International Business Machines Corpoartion
    Inventors: Hiroshi Suzuki, Kuniaki Sueoka
  • Patent number: 7323369
    Abstract: Scan lines are formed on a substrate. A patterned dielectric layer and a patterned semiconductor layer are formed to cover portions of the scan lines. A patterned transparent conductive layer and a patterned metal layer are sequentially formed to define data lines, source/drain electrodes, pixel electrodes and etching protecting layers. The etching protective layers cover the exposed scan lines exposed by the patterned dielectric layer and the patterned semiconductor layer, and are electrically connected to the scan lines. A passivation layer is formed, and then the passivation layer over the pixel electrodes and the patterned metal layer of the pixel electrodes are removed to expose the patterned transparent conductive layer. The patterned semiconductor layer over the scan lines between the etching protective layers and the data lines is removed to expose the patterned dielectric layer over the scan lines.
    Type: Grant
    Filed: December 25, 2006
    Date of Patent: January 29, 2008
    Assignee: Au Optronics Corporation
    Inventors: Chia-Tsung Lee, Yu-Rung Huang, Li-Chung Chang, Chia-Hui Chueh
  • Patent number: 7320905
    Abstract: This invention improves TFT characteristics by making an interface between an active layer, especially a region forming a channel formation region and an insulating film excellent, and provides a semiconductor device provided with a semiconductor circuit made of a semiconductor element having uniform characteristics and a method of fabricating the same. In order to achieve the object, a gate wiring line is formed on a substrate or an under film, a gate insulating film, an initial semiconductor film, and an insulating film are formed into a laminate without exposing them to the atmosphere, and after the initial semiconductor film is crystallized by irradiation of infrared light or ultraviolet light (laser light) through the insulating film, patterning is carried out to obtain an active layer and a protection film each having a desired shape, and then, a resist mask is used to fabricate the semiconductor device provided with an LDD structure.
    Type: Grant
    Filed: December 28, 2004
    Date of Patent: January 22, 2008
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Setsuo Nakajima, Ritsuko Kawasaki
  • Publication number: 20080001232
    Abstract: A method for manufacturing a substrate of a liquid crystal display device is disclosed. The method includes forming a conductive line structure with low resistance to improve the difficulty of the resistance matching. The method can effectively reduce the resistance of the conductive line of the LCD panel to increase the transmission rate of the driving signal. Hence, the increasing yield of products can reduce the cost of manufacturing, and can meet the requirement of the large-size and high-definition thin film transistor liquid crystal display device.
    Type: Application
    Filed: May 8, 2007
    Publication date: January 3, 2008
    Applicant: AU Optronics Corp.
    Inventors: Yi-Wei Lee, Ching-Yun Chu
  • Patent number: 7291439
    Abstract: A photoresist composition, a method for forming a film pattern using the photoresist composition, and a method for manufacturing a thin film transistor array panel using the photoresist composition are provided. In one embodiment, a photoresist composition includes an alkali-soluble resin, a photosensitive compound, and an additive, for advantageously providing a uniform photoresist in a channel region.
    Type: Grant
    Filed: July 7, 2006
    Date of Patent: November 6, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jeong-Min Park, Hi-Kuk Lee, Jin-Ho Ju, Woo-Seok Jeon, Doo-Hee Jung, Dong-Min Kim, Ki-Sik Choi
  • Patent number: 7241705
    Abstract: The invention comprises methods of forming a conductive contact to a source/drain region of a field effect transistor, and methods of forming local interconnects. In one implementation, a method of forming a conductive contact to a source/drain region of a field effect transistor includes providing gate dielectric material intermediate a transistor gate and a channel region of a field effect transistor. At least some of the gate dielectric material extends to be received over at least one source/drain region of the field effect transistor. The gate dielectric material received over the one source/drain region is exposed to conditions effective to change it from being electrically insulative to being electrically conductive and in conductive contact with the one source/drain region. Other aspects and implementations are contemplated.
    Type: Grant
    Filed: September 1, 2004
    Date of Patent: July 10, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Cem Basceri, Gurtej S. Sandhu, H. Montgomery Manning
  • Patent number: 7238557
    Abstract: To provide a thin film transistor having a high field effect mobility and a small variation in characteristics thereof, a second amorphous semiconductor layer patterned in a predetermined shape is formed on a first crystalline semiconductor layer 17 for constituting source and drain regions. By irradiating an irradiated region 21 of continuous wave laser beam while scanning along a channel length direction, the second amorphous semiconductor layer is crystallized to form a second crystalline semiconductor layer 22. The first crystalline semiconductor layer 17 is crystallized by selectively adding nickel and therefore, an orientation rate of {111} is increased.
    Type: Grant
    Filed: November 14, 2002
    Date of Patent: July 3, 2007
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Masahiko Hayakawa
  • Patent number: 7227228
    Abstract: An isolated semiconductor device and method for producing the isolated semiconductor device in which the device includes a silicon-on-insulator (SOI) device formed on a substrate. A dielectric film is formed on the insulator and covers the SOI device. The dielectric film may be a single film or a multilayer film. The silicon layer of the SOI device may include a channel region and source/drain regions. The SOI device may further include a gate insulator disposed on the channel region of the silicon layer, a gate disposed on the gate insulator and sidewall spacers formed a side surface of the gate. The dielectric film may also be disposed on an edge portion of the silicon layer. The device structure may further include metallization lines connecting through the isolation dielectric to the gate and to the source/drain regions.
    Type: Grant
    Filed: May 21, 2004
    Date of Patent: June 5, 2007
    Assignee: Kabushika Kaisha Toshiba
    Inventor: Yusuke Kohyama
  • Patent number: 7205171
    Abstract: A thin film transistor (TFT) and a manufacturing method thereof are provided. The thin film transistor (TFT) comprises a substrate, a gate, an inter-gate dielectric layer, a channel layer and source/drain regions. A gate is formed over the substrate. An inter-gate dielectric layer is formed over the substrate covering the gate. A doped amorphous silicon layer is formed over a portion of the inter-gate dielectric layer at least covering the gate to serve as channel layer. Next, source/drain regions are formed over the channel layer.
    Type: Grant
    Filed: September 23, 2004
    Date of Patent: April 17, 2007
    Assignee: Au Optronics Corporation
    Inventors: Fang-Chen Luo, Wan-Yi Liu, Chieh-Chou Hsu
  • Patent number: 7195962
    Abstract: Provided is a MOSFET with an ultra short channel length and a method of fabricating the same. The ultra short channel MOSFET has a silicon wire channel region with a three-dimensional structure, and a source/drain junction formed in a silicon conductive layer formed of both sides of the silicon wire channel region. Also, a gate electrode formed on the upper surface of the silicon wire channel region by interposing a gate insulating layer having a high dielectric constant therebetween, and source and drain electrodes connected to the source/drain junction are included. The silicon wire channel region is formed with a triangular or trapezoidal section by taking advantage of different etch rates that depend on the planar orientation of the silicon. The source/drain junction is formed by a solid-state diffusion method.
    Type: Grant
    Filed: April 27, 2004
    Date of Patent: March 27, 2007
    Assignee: Electronics and Telecommunications Research Institute
    Inventors: Wonju Cho, Seong Jae Lee, Jong Heon Yang, Jihun Oh, Kiju Im, Chang Geun Anh
  • Patent number: 7186634
    Abstract: A method for producing a field effect transistor having source/drain electrodes of metal single-layer film firmly adhering to the gate insulating film is provided. The method includes forming a gate electrode on a support, forming a gate insulating film on the support and the gate electrode, performing treatment with a silane coupling agent on the surface of the gate insulating film, forming source/drain electrodes of metal single-layer film on the gate insulating film which has been treated with a silane coupling agent, and forming a channel-forming region of semiconductor layer on the gate insulating film held between the source/drain electrodes.
    Type: Grant
    Filed: August 20, 2004
    Date of Patent: March 6, 2007
    Assignee: Sony Corporation
    Inventor: Nobuhide Yoneya
  • Patent number: 7132319
    Abstract: A double-injection field-effect transistor has an anode, a cathode, a substantially transparent channel, a substantially transparent gate insulator, and at least one substantially transparent gate electrode. The transistor may also have a substantially transparent anode and/or cathode. The transistor may also be formed on a substantially transparent substrate. Electrode contacts and electrical interconnection leads may also be substantially transparent. Methods for making and using such double-injection field-effect transistors are also disclosed.
    Type: Grant
    Filed: September 27, 2005
    Date of Patent: November 7, 2006
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventor: Randy Hoffman
  • Patent number: 7115448
    Abstract: The present invention improves a productivity in growing an a-Si film in a thin film transistor and to obtain an excellent thin film transistor characteristic. More specifically, disclosed is a thin film transistor in which an amorphous silicon film 2, a gate insulating film 3 and a gate electrode are sequentially stacked on an insulating substrate 1. The amorphous silicon film 2 includes a low defect-density amorphous silicon layer 5 formed at a low deposition rate and a high deposition rate amorphous silicon layer 6 formed at a deposition rate higher than that of the low defect-density amorphous silicon layer 5. The low defect-density amorphous silicon layer 5 in the amorphous silicon film 2 is grown closer to the insulating substrate 1, and the high deposition rate amorphous silicon layer 6 is grown closer to the gate insulating film 3.
    Type: Grant
    Filed: April 28, 2004
    Date of Patent: October 3, 2006
    Assignee: AU Optronics Corporation
    Inventors: Takatoshi Tsujimura, Osamu Tokuhiro, Mitsuo Morooka, Takashi Miyamoto
  • Patent number: 7112512
    Abstract: On a substrate, the pattern of the first conductive layer is defined, that is, a gate line combination including gate pads, scanning lines and gate electrodes. A gate insulating layer, a semiconductor layer, a doped semiconductor layer and a second conductive layer are deposited on the substrate and the above-mentioned gate line combination in sequence. A photoresist layer is overlaid on the second conductive layer. The photoresist layer within the aperture areas is fully exposed. Using a half-tone mask or a slit pattern to make parts of the photoresist layer lying on the gate pads and the gate electrodes are not exposed to its full depth. As a result, the photoresist pattern formed varies in thickness. After being processed with drying etching and wet etching for several times, all the layers previously deposited within the aperture areas can be totally etched and removed.
    Type: Grant
    Filed: June 15, 2004
    Date of Patent: September 26, 2006
    Assignee: Hannstar Display Corporation
    Inventors: Chih-Chieh Lan, Hung-Yi Hung
  • Patent number: 7105388
    Abstract: In one aspect, the invention provides a method of forming an electrical connection in an integrated circuitry device. According to one preferred implementation, a diffusion region is formed in semiconductive material. A conductive line is formed which is laterally spaced from the diffusion region. The conductive line is preferably formed relative to and within isolation oxide which separates substrate active areas. The conductive line is subsequently interconnected with the diffusion region. According to another preferred implementation, an oxide isolation grid is formed within semiconductive material. Conductive material is formed within the oxide isolation grid to form a conductive grid therein. Selected portions of the conductive grid are then removed to define interconnect lines within the oxide isolation grid. According to another preferred implementation, a plurality of oxide isolation regions are formed over a semiconductive substrate.
    Type: Grant
    Filed: November 21, 2002
    Date of Patent: September 12, 2006
    Assignee: Micron Technology, Inc.
    Inventor: Wendell P. Noble
  • Patent number: 7098091
    Abstract: A method is disclosed for forming a thin film field effect transistor. On a preliminary substrate having at least a glass substrate layer and a buffer layer, source and drain metal regions of the transistor are formed for defining an opening, in which a silicon layer, gate oxide layer, and gate metal layer are formed thereafter. A first photoresist pattern having a two-portion structure is used for selectively removing portions of the gate metal, gate oxide, and silicon layers. After forming a second photoresist pattern with a coverage area smaller than that of the first photoresist pattern, it is used for reducing the gate metal layer. By doping a predetermined impurity in the silicon layer, a source region and drain region of a predetermined type is completed.
    Type: Grant
    Filed: February 20, 2004
    Date of Patent: August 29, 2006
    Assignee: Au Optronics Corporation
    Inventor: KunHong Chen
  • Patent number: 7098061
    Abstract: A method for forming an electronic device, comprising: forming a first conductive or semiconductive layer; forming a sequence of at least on insulating layer and at least one semiconducting layer over the first conductive or semiconductive layer; locally depositing solvents at a localised region of the insulating layer so as to dissolve the sequence of insulating and semiconducting layers in the region to leave a void extending through the sequence of layer; and depositing conductive or semiconductive material in the void.
    Type: Grant
    Filed: June 21, 2002
    Date of Patent: August 29, 2006
    Assignee: Plastic Logic Limited
    Inventors: Henning Sirringhaus, Richard Henry Friend, Takeo Kawase
  • Patent number: 7084019
    Abstract: An active matrix display device having a pixel structure in which pixel electrodes, gate wirings and source wirings are suitably arranged in the pixel portions to realize a high numerical aperture without increasing the number of masks or the number of steps. The device comprises a gate electrode and a source wiring on an insulating surface, a first insulating layer on the gate electrode and on the source wiring, a semiconductor layer on the first insulating film, a second insulating layer on the semiconductor film, a gate wiring connected to the gate electrode on the second insulating layer, a connection electrode for connecting the source wiring and the semiconductor layer together, and a pixel electrode connected to the semiconductor layer.
    Type: Grant
    Filed: April 29, 2003
    Date of Patent: August 1, 2006
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Yasuyuki Arai
  • Patent number: 7074623
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Grant
    Filed: June 6, 2003
    Date of Patent: July 11, 2006
    Assignee: AmberWave Systems Corporation
    Inventors: Anthony J. Lochtefeld, Thomas A. Langdo, Richard Hammond, Matthew T. Currie, Glyn Braithwaite, Eugene A. Fitzgerald
  • Patent number: 7045403
    Abstract: An amorphous miconductor film is etched so that a width of a narrowest portion thereof is 100 ?m or less, thereby forming island semiconductor regions. By irradiating an intense light such as a laser into the island semiconductor regions, photo-annealing is performed to crystallize it. Then, of end portions (peripheral portions) of the island semiconductor regions, at least a portion used to form a channel of a thin film transistor (TFT), or a portion that a gate electrode crosses is etched, so that a region that the distortion is accumulated is removed. By using such semiconductor regions, a TFT is produced.
    Type: Grant
    Filed: July 10, 2001
    Date of Patent: May 16, 2006
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Naoto Kusumoto, Shunpei Yamazaki
  • Patent number: 7045818
    Abstract: In a fabrication process of a semiconductor device for use in a TFT liquid crystal display system, before the start of crystallizing amorphous silicon (a-Si), dehydrogenation annealing is carried out to not only decrease the density of hydrogen in the p-Si film (13) to 5×1020 atoms/cm3 at most but also to prevent crystallization of the a-Si film (13) being obstructed due to possible excessive hydrogen remaining in the film. With the p-Si film (13) covered with an interlayer insulation film (15) in the form of a plasma nitride film, annealing is then carried out in nitrogen atmosphere at a temperature of 350° C. to 400° C. for one to three hours, more preferably 400° C. for two hours. The result is that hydrogen atoms in the p-Si film (13) efficiently terminate dangling bonds of the film and hence do not become excessive, thus improving the electrical characteristics of the semiconductor device.
    Type: Grant
    Filed: April 5, 2004
    Date of Patent: May 16, 2006
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Yushi Jinno, Shiro Nakanishi, Kyoko Hirai, Tsutomu Yamada, Yoshihiro Morimoto, Kiyoshi Yoneda
  • Patent number: 7029957
    Abstract: A method of manufacturing a semiconductor device includes the steps of, (1) preparing an SOI substrate, (2) forming a metal layer on the SOI substrate, (3) performing a first anneal treatment to the metal layer at a relatively low temperature in order to transform the metal layer to a first silicide layer, (4) forming an insulating layer on the first silicide layer, and (5) forming a contact hole, which reaches the first silicide layer, in the insulating layer; and (6) performing a second anneal treatment to the silicide layer at a relatively high temperature in order to transform the first silicide layer to a second silicide layer.
    Type: Grant
    Filed: July 24, 2003
    Date of Patent: April 18, 2006
    Assignee: Oki Electric Industry Co., Ltd.
    Inventor: Naokatsu Ikegami
  • Patent number: 7022536
    Abstract: This invention relates to a TFT-LCD and a manufacturing method therefor which etches triple layer patterns in a single process step. As a result, the number of masking processes is reduced and a high quality device is produced with less defects.
    Type: Grant
    Filed: March 29, 2002
    Date of Patent: April 4, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Dong-Gyu Kim
  • Patent number: 6991974
    Abstract: A method for fabricating a low temperature polysilicon thin film transistor. The method includes steps of: first, a substrate is provided and a buffer layer is then formed over the substrate. Next, a low surface energy material layer is formed over the buffer layer and then a first amorphous silicon layer is formed on the low surface energy material layer, or on a buffer layer processed by hydrogen plasma. The first amorphous silicon layer is completely melted by a laser annealing step so that the liquid first amorphous silicon layer sequentially transforms into a number of polysilicon seeds being uniformly distributed on the low surface energy material layer. A second amorphous silicon layer is further formed over the low surface energy material layer and covers the polysilicon seeds.
    Type: Grant
    Filed: January 9, 2004
    Date of Patent: January 31, 2006
    Assignee: Au Optronics Corp.
    Inventor: Yi-Chang Tsao
  • Patent number: 6970209
    Abstract: A thin film transistor array substrate includes a gate line assembly and a common line assembly formed on an insulating substrate. The gate line assembly has gate lines proceeding in the horizontal direction, and gate electrodes connected to the gate lines. The common line assembly has a plurality of common electrodes placed within pixel regions, and common signal lines interconnecting the common electrodes. A gate insulating layer covers the gate line assembly and the common line assembly, and semiconductor patterns and light interception patterns are formed on the gate insulating layer with the same material. A data line assembly and a pixel line assembly are formed on the gate insulating layer. The data line assembly has data lines crossing over the gate lines to define the pixel regions, and source/drain electrodes. The pixel line assembly has pixel electrodes proceeding in parallel to the common electrodes while being spaced apart from the common electrodes with a predetermined distance.
    Type: Grant
    Filed: May 11, 2001
    Date of Patent: November 29, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Sahng-ik Jun
  • Patent number: 6969643
    Abstract: A gate insulating layer, an amorphous silicon layer, an n+ amorphous silicon layer and a metal layer are deposited in sequence after a gate line, a gate electrode and a gate pad are formed on a substrate, using a first mask. The metal layer is etched to form a data line, a source electrode, a drain electrode and a data pad through a photolithography process, using a second mask, and the n+ amorphous silicon layer is etched, using the patterned data line, the source electrode, the drain electrode and the data pad as the mask. A light shielding film and a passivation film, or a passivation film also having a function of the light shielding film are deposited, and is etched through the photolithography process, using a third mask which leaves a portion covering the gate line, the gate electrode, the gate pad and the data line, the source electrode, and the drain electrode.
    Type: Grant
    Filed: October 23, 2003
    Date of Patent: November 29, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Dong-Gyu Kim
  • Patent number: 6927105
    Abstract: A thin film transistor array substrate, and manufacturing methods thereof, having a dual data link structure comprised of a first data link made from a gate metal layer and of a second data link made from a transparent conductive layer. A gate pad made from the gate metal layer electrically connects directly with the first data link, and to the second data link via a data pad protection electrode that passes through contact holes. The data pad protection electrode makes surface connections to the data pad. A data line is electrically connected via a contact electrode to the first data link. The data line and the data pad are formed from different metal layers. The data pad is protected by a gate insulating layer. The contact electrode is extended from the second data link.
    Type: Grant
    Filed: August 20, 2003
    Date of Patent: August 9, 2005
    Assignee: LG.Philips LCD Co., Ltd.
    Inventor: Hae Jin Yun
  • Patent number: 6921686
    Abstract: An amorphous semiconductor film is etched so that a width of a narrowest portion thereof is 100 ?m or less, thereby forming island semiconductor regions. By irradiating an intense light such as a laser into the island semiconductor regions, photo-annealing is performed to crystallize it. Then, of end portions (peripheral portions) of the island semiconductor regions, at least a portion used to form a channel of a thin film transistor (TFT), or a portion that a gate electrode crosses is etched, so that a region that the distortion is accumulated is removed. By using such semiconductor regions, a TFT is produced.
    Type: Grant
    Filed: August 28, 2001
    Date of Patent: July 26, 2005
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Naoto Kusumoto, Shunpei Yamazaki
  • Patent number: 6912019
    Abstract: A method of making a semiconductor device, including the steps of forming, upon a substrate, a semiconductor film, an insulating film, and a conductive film. Part of the upper surface of the conductive film is covered with a resist pattern so that the semiconductor film protrudes from the edges of the resist pattern. Then, the conductive film is etched using the resist pattern as a mask to leave a patterned conductive film, whereby side wall additives of reaction byproducts are generated. Next, the insulating film is etched using the patterned conductive film and side wall additives as a mask, and the side wall additives are removed. Then, impurities are implanted in the semiconductor film using the patterned conductive film as a mask so that impurities transmit through the insulating film, which expose on both sides of the patterned conductive film after removing the side wall additives. Finally, the resist pattern is removed.
    Type: Grant
    Filed: December 10, 2002
    Date of Patent: June 28, 2005
    Assignee: Fujitsu Limited
    Inventor: Kohta Yoshikawa
  • Patent number: 6905917
    Abstract: A method of fabricating a thin film transistor array panel for a liquid crystal display is provided. A gate line assembly is formed on an insulating substrate. The gate line assembly includes gate lines and gate electrodes connected to the gate lines. A gate insulating layer is formed on the insulating substrate having the gate line assembly. A semiconductor layer is formed on the gate insulating layer. A data line assembly is formed, the data line assembly includes data lines crossing over the gate lines, source electrodes connected to the data lines and placed adjacent to the gate electrodes, and drain electrodes placed opposite to the source electrodes with respect to the gate electrodes. A protective layer is deposited onto the insulating substrate having the data line assembly. The protective layer is patterned to form first contact holes exposing the drain electrodes.
    Type: Grant
    Filed: April 1, 2002
    Date of Patent: June 14, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jean-Ho Song, Chang-Oh Jeong
  • Patent number: 6888597
    Abstract: A manufacturing method of an array substrate for a transflective liquid crystal display device includes forming a gate insulator on a gate line and a gate electrode formed on a substrate. A data line, source and drain electrodes are formed on an ohmic contact layer formed on an active layer on the gate insulator. A first passivation layer made of a first material is deposited on the data line, source and drain electrodes. A second passivation layer made of a second material is deposited on the first passivation layer. The second passivation layer is patterned, thereby forming a first drain contact hole exposing the first passivation layer over the drain electrode. A reflector is formed on the second passivation layer, the reflector having a first transmissive hole The first passivation layer is patterned thereby forming a second drain contact hole exposing the drain electrode. The second drain contact hole corresponds to the first drain contact hole.
    Type: Grant
    Filed: September 30, 2002
    Date of Patent: May 3, 2005
    Assignee: LG.Philips LCD Co., Ltd.
    Inventors: Kyoung-Su Ha, Houm-il Baek, Dong-guk Kim, Tao-yong Jung, Hye-young Kim, Mi-sook Nam
  • Patent number: 6881614
    Abstract: A new method and structure is created for a multi-transistor SRAM device. Standard processing steps are followed for the creation of CMOS devices of providing a patterned layer of gate material, of performing LDD impurity implants, of creating gate spacers. After the creation of the gate spacers, a new step of photoresist patterning and exposure is added. The mask for this additional step is a modified butt-contact mask, comprising enlarging the conventional butt-contact opening by between about 0.005 ?m and 0.2 ?m, an effect that can also be achieved by photo over-expose. This modified butt-contact mask exposes a spacer that is adjacent to the butt-contact hole, this spacer is removed. S/D impurity implant is performed after which conventional processing steps are applied for completion of the multi-transistor SRAM device.
    Type: Grant
    Filed: June 20, 2003
    Date of Patent: April 19, 2005
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventor: Jhon-Jhy Liaw
  • Patent number: 6881986
    Abstract: A novel structure for a photodiode is disclosed. It is comprised of a p-type region, which can be a p-substrate or p-well, extending to the surface of a semiconductor substrate. A multiplicity of parallel finger-like n-wells is formed in the p-type region. The fingers are connected to a conductive region at one end.
    Type: Grant
    Filed: November 7, 2001
    Date of Patent: April 19, 2005
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Yu-Zung Chiou, Kuen-Hsien Lin, Chen Ying Lieh, Shou-Yi Hsu
  • Patent number: 6861297
    Abstract: A liquid crystal display device and a fabricating method thereof wherein an adhesive force between a seal and a lower plate is improved upon bonding of an upper plate to the lower plate. In high aperture liquid crystal display panels, organic protective films are used to reduce dielectric constants. However, the seal, used when bonding the upper and lower plates of the liquid crystal panel, generally do not adhere well to organic materials. In this invention, holes are generated in the organic protective film so that the seal bonds with inorganic materials such as the lower glass plate or the gate insulating film. A method is also presented to precisely control the amount of the gate insulating film to be etched using the EPD window technique.
    Type: Grant
    Filed: December 15, 2000
    Date of Patent: March 1, 2005
    Assignee: LG. Philips LCD Co., Ltd.
    Inventors: Dong Yeung Kwak, Gun Hee Lee
  • Patent number: 6838324
    Abstract: This invention improves TFT characteristics by making an interface between an active layer, especially a region forming a channel formation region and an insulating film excellent, and provides a semiconductor device provided with a semiconductor circuit made of a semiconductor element having uniform characteristics and a method of fabricating the same. In order to achieve the object, a gate wiring line is formed on a substrate or an under film, a gate insulating film, an initial semiconductor film, and an insulating film are formed into a laminate without exposing them to the atmosphere, and after the initial semiconductor film is crystallized by irradiation of infrared light or ultraviolet light (laser light) through the insulating film, patterning is carried out to obtain an active layer and a protection film each having a desired shape, and then, a resist mask is used to fabricate the semiconductor device provided with an LDD structure.
    Type: Grant
    Filed: March 29, 2001
    Date of Patent: January 4, 2005
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Setsuo Nakajima, Ritsuko Kawasaki
  • Publication number: 20040229414
    Abstract: A field-effect transistor has a channel region in a bulk semiconductor substrate, a first source/drain region on a first side of the channel region, a second source/drain region on a second side of the channel region, and an extension of epitaxial monocrystalline material formed on the bulk semiconductor substrate so as to extend away from each side of the channel region.
    Type: Application
    Filed: January 15, 2004
    Publication date: November 18, 2004
    Applicant: Micron Technology, Inc.
    Inventors: Zhongze Wang, Chih-Chen Cho, Er-Xuan Ping
  • Publication number: 20040197969
    Abstract: A device having a raised segment, and a manufacturing method for same. An SOI wafer is provided having a substrate, an insulating layer disposed over the substrate, and a layer of semiconductor material disposed over the insulating layer. The semiconductor material is patterned to form a mesa structure. The wafer is annealed to form a raised segment on the mesa structure.
    Type: Application
    Filed: April 3, 2003
    Publication date: October 7, 2004
    Inventors: Hao-Yu Chen, Yee-Chia Yeo, Fu-Liang Yang, Chenming Hu
  • Publication number: 20040180480
    Abstract: A stagger type TFT substrate and a fabrication method therefor in which the number of exposure processes is reduced. A resist pattern is formed in an area on the TFT substrate where a drain bus-line (DB) is to be formed and an area on the TFT substrate where a TFT is to be formed by the use of a half tone mask. Etching is performed with this resist pattern as a mask to form the DB and a channel area for the TFT. In addition, a resist pattern is formed in an area where a gate bus-line (GB) is to be formed and an area where a pixel electrode is to be formed by the use of a half tone mask. Etching is performed with this resist pattern as a mask to form the GB and the pixel electrode. The DB and the channel are formed by one half tone mask and the GB and the pixel electrode are formed by another half tone mask. As a result, the number of exposure processes necessary for fabricating a stagger type TFT substrate can be reduced.
    Type: Application
    Filed: March 8, 2004
    Publication date: September 16, 2004
    Applicant: Fujitsu Display Technologies Corporation
    Inventor: Yoshio Dejima