Patents Represented by Attorney Hinman, Howard & Kattell, LLP
  • Patent number: 7163847
    Abstract: A method of making a circuitized substrate in which the substrate's commoning bar, used during the plating of the circuitry on the substrate, is terminated from the various conductors using a laser. In a preferred embodiment, the laser acts through a dielectric layer (soldermask) which is applied over the circuitry, including the commoning bar and connected parts. The laser may also be used to expose selected ones of the circuit's other parts, including various pads used to accommodate a wirebond (from a chip) and also solder balls for eventual placement of the substrate on a larger circuit board.
    Type: Grant
    Filed: October 26, 2005
    Date of Patent: January 16, 2007
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Timothy Antesberger, James W. Fuller, Jr., John J. Konrad, John Kresge, Stephen Krasniak, Timothy L. Wells
  • Patent number: 7161810
    Abstract: A multi-chip electronic package which utilizes an organic, laminate chip carrier and a pair of semiconductor chips positioned on an upper surface of the carrier in a stacked orientation. The organic, laminate chip carrier is comprised of a plurality of conductive planes and dielectric layers and couples one or both of the chips to underlying conductors on the bottom surface thereof. The carrier may include a high-speed portion to assure high-frequency connection between the semiconductor chips and may also include an internal capacitor and/or thermally conductive member for enhanced operational capabilities. The first chip, e.g., an ASIC chip, is solder bonded to the carrier while the second chip, e.g., a memory chip, is secured to the first chip's upper surface and coupled to the carrier using a plurality of wirebond connections.
    Type: Grant
    Filed: September 30, 2005
    Date of Patent: January 9, 2007
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Lawrence R. Fraley, Voya Markovich
  • Patent number: 7157647
    Abstract: A circuitized substrate which includes a plurality of contiguous open segments along a side edge portion of the at least one electrically conductive layer thereof, these open segments isolated by a barrier of dielectric material which substantially fills the open segments, e.g., during a lamination process which bonds two dielectric layers of the substrate to the conductive layer. A method of making the substrate, an electrical assembly utilizing the substrate, a multilayered circuitized assembly also utilizing the substrate and an information handling system, e.g., a mainframe computer, are also provided.
    Type: Grant
    Filed: July 2, 2004
    Date of Patent: January 2, 2007
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: John M. Lauffer, James M. Larnerd, Voya R. Markovich
  • Patent number: 7157646
    Abstract: A circuitized substrate which includes a plurality of contiguous open segments which define facing edge portions within an electrically conductive layer to isolate separate portions of the conductive layer such that the layer can be used for different functions, e.g., as both power and ground elements, within a product (e.g., electrical assembly) which includes the substrate as part thereof. A method of making the substrate, an electrical assembly utilizing the substrate, a multilayered circuitized assembly also utilizing the substrate and an information handling system, e.g., a mainframe computer, are also provided.
    Type: Grant
    Filed: July 2, 2004
    Date of Patent: January 2, 2007
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: John M. Lauffer, James M. Larnerd, Voya R. Markovich
  • Patent number: 7145221
    Abstract: A circuitized substrate comprising a first layer comprised of a dielectric material including a low moisture absorptive polymer resin in combination with a nodular fluoropolymer web encased within the resin, the resulting dielectric layer formed from this combination not including continuous or semi-continuous fibers as part thereof. The substrate further includes at least one circuitized layer positioned on the dielectric first layer. An electrical assembly and a method of making the substrate are also provided, as is an information handling system (e.g., computer) incorporating the circuitized substrate of the invention as part thereof.
    Type: Grant
    Filed: August 18, 2004
    Date of Patent: December 5, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Irving Memis, Kostas I. Papathomas
  • Patent number: 7142121
    Abstract: A radio frequency (RF) device (or “tag”) for containing specific information relating to a particular good being shipped from one location (e.g., warehouse) to another (e.g., customer). The device includes a circuitized substrate (e.g., a printed circuit board), a semiconductor chip, an antenna and a power regulator, and is designed in one embodiment to be partly inserted within a good (e.g., a cardboard box) containing one or more of the goods being shipped and tracked. Alternatively, the device may be attached by other means (e.g., adhesive). A shipper can simply track the goods containing such devices using wireless communication devices (e.g., satellites) to quickly and readily ascertain the specific location of the goods at any time as well as the appropriate desired information relating to such goods (e.g., quantity, weight, type, etc.).
    Type: Grant
    Filed: June 4, 2004
    Date of Patent: November 28, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Benson Chan, William Kimler, How Lin, William Maines, Voya Markovich
  • Patent number: 7129732
    Abstract: A test apparatus for testing circuitized substrates such as PCB test coupons for thru-hole failure in which the substrate may be cooled to a temperature less than the ambient temperature surrounding the test apparatus housing in which the testing is accomplished. A method of testing substrates is also provided.
    Type: Grant
    Filed: November 18, 2005
    Date of Patent: October 31, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventor: Kevin T. Knadle
  • Patent number: 7109732
    Abstract: A test apparatus and method in which a compressible housing is used to retain an electronic component having conductors thereon. The compressible housing is lowered onto a suitable base member having upstanding probes which are also compressible and which physically engage respective ones of the conductors at one end thereof and an appropriate conductor (e.g., conductive pads on a printed circuit board) on the other when the test apparatus is fully assembled and testing occurs.
    Type: Grant
    Filed: July 31, 2003
    Date of Patent: September 19, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventor: David Alcoe
  • Patent number: 7091066
    Abstract: A method of making a circuitized substrate in which a commoning bar, used during the plating of the circuitry on the substrate and coupled to a second set of conductors which in turn are coupled to a first set of conductors, is terminated from the second set of conductors.
    Type: Grant
    Filed: October 27, 2005
    Date of Patent: August 15, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Timothy Antesberger, James W. Fuller, Jr., John J. Konrad, John Kresge, Stephen Krasniak, Timothy L. Wells
  • Patent number: 7087441
    Abstract: A method of making a circuitized substrate in which two solder deposits, either of the same or different metallurgies, are formed on at least two different metal or metal alloy conductors and PTHs. In an alternative embodiment, the same solder compositions may be deposited on conductor and PTHs of different metal or metal alloy composition. In each embodiment, a single commoning layer (e.g., copper) is used, being partially removed following the first deposition. The solder is deposited using an electroplating process (electroless or electrolytic) and the commoning bar in both depositing steps. An information handling system utilizing the circuitized substrate formed in accordance with the invention is also described.
    Type: Grant
    Filed: October 21, 2004
    Date of Patent: August 8, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: John J. Konrad, Joseph A. Kotylo, Jose A. Rios
  • Patent number: 7087846
    Abstract: An electronic package and information handling system utilizing same wherein the package substrate includes an internally conductive layer coupled to an external pad to provide reinforced adhesion of the pad to the substrate to substantially prevent cracking, separation, etc. of the pad when the pad has a pin bonded thereto and the package is coupled to an external substrate (e.g., printed circuit board). The reinforced adhesion also prevents pad separation, etc. during periods of package handling, manufacture, etc.
    Type: Grant
    Filed: April 28, 2003
    Date of Patent: August 8, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventor: David Alcoe
  • Patent number: 7084014
    Abstract: A method of making a circuitized substrate in which the substrate's commoning bar, used during the plating of the circuitry on the substrate, is terminated from the various conductors using a laser. In a preferred embodiment, the laser acts through a dielectric layer (soldermask) which is applied over the circuitry, including the commoning bar and connected parts. The laser may also be used to expose selected ones of the circuit's other parts, including various pads used to accommodate a wirebond (from a chip) and also solder balls for eventual placement of the substrate on a larger circuit board.
    Type: Grant
    Filed: October 7, 2003
    Date of Patent: August 1, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Timothy Antesberger, James W. Fuller, Jr., John J. Konrad, John Kresge, Stephen Krasniak, Timothy L. Wells
  • Patent number: 7078816
    Abstract: A circuitized substrate comprising a first layer comprised of a dielectric material including a resin material including a predetermined quantity of particles therein and not including continuous fibers, semi-continuous fibers or the like as part thereof, and at least one circuitized layer positioned on the dielectric first layer. An electrical assembly and a method of making the substrate is also provided, as is a circuitized structure including the circuitized substrate in combination with other circuitized substrates having lesser dense thru-hole patterns. An information handling system incorporating the circuitized substrate of the invention as part thereof is also provided.
    Type: Grant
    Filed: March 31, 2004
    Date of Patent: July 18, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Robert Japp, Voya Markovich, Cheryl Palomaki, Kostas Papathomas, David L. Thomas
  • Patent number: 7071423
    Abstract: A circuitized substrate assembly and method for making same wherein the assembly includes individual circuitized substrates bonded together. The substrates each include at least one opening, only one of which is substantially filled with a conductive paste prior to bonding. Once bonded, the paste is also partially located within the other opening to provide an effective electrical connection therewith.
    Type: Grant
    Filed: August 11, 2004
    Date of Patent: July 4, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: James W. Fuller, Jr., John M. Lauffer, Voya R. Markovich
  • Patent number: 7063762
    Abstract: A method of making a circuitized substrate such as a laminate chip carrier in which a polymer, e.g., Teflon, is used as a dielectric layer and a promotion adhesion layer of a polymer is used to securely adhere a conductive layer thereto which is deposited by plating. The resulting product is thus able to provide extremely narrow conductive circuitry for subsequent connections, e.g., to a semiconductor chip. Electroless plating is the preferred plating method with the dielectric immersed in a solution of conductive monomers, e.g., pyrrole monomer, the solution also possibly containing a seed material such as palladium-tin.
    Type: Grant
    Filed: August 20, 2003
    Date of Patent: June 20, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Elizabeth Foster, Gregory Kevern, Anita Sargent
  • Patent number: 7047630
    Abstract: A circuitized substrate assembly and method for making same wherein the assembly includes individual circuitized substrates bonded together. The substrates each include at least one opening, only one of which is substantially filled with a conductive paste prior to bonding. Once bonded, the paste is also partially located within the other opening to provide an effective electrical connection therewith.
    Type: Grant
    Filed: March 30, 2004
    Date of Patent: May 23, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: James W. Fuller, Jr., John M. Lauffer, Voya R. Markovich
  • Patent number: 7045897
    Abstract: An electrical assembly which includes a circuitized substrate comprised of an organic dielectric material having a first electrically conductive pattern thereon. At least part of the dielectric layer and pattern form the first, base portion of an organic memory device, the remaining portion being a second, polymer layer formed over the part of the pattern and a second conductive circuit formed on the polymer layer. A second dielectric layer if formed over the second conductive circuit and first circuit pattern to enclose the organic memory device. The device is electrically coupled to a first electrical component through the second dielectric layer and this first electrical component is electrically coupled to a second electrical component. A method of making the electrical assembly is also provided, as is an information handling system adapted for using one or more such electrical assemblies as part thereof.
    Type: Grant
    Filed: July 28, 2004
    Date of Patent: May 16, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Frank D. Egitto, John M. Lauffer, How T. Lin, Voya R. Markovich, David L. Thomas
  • Patent number: 7035113
    Abstract: A multi-chip electronic package which utilizes an organic, laminate chip carrier and a plurality of semiconductor chips positioned on an upper surface of the carrier. The organic, laminate chip carrier is comprised of a plurality of conductive planes and dielectric layers and couples the chips to underlying conductors on the bottom surface thereof. The carrier may include a high-speed portion to assure high-frequency connection between the semiconductor chips and may also include an internal capacitor and/or thermally conductive member for enhanced operational capabilities.
    Type: Grant
    Filed: March 24, 2003
    Date of Patent: April 25, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Lawrence R. Fraley, Voya R. Markovich
  • Patent number: 7025607
    Abstract: A material for use as part of an internal capacitor within a circuitized substrate includes a polymer resin and a quantity of nano-powders including a mixture of at least one metal component and at least one ferroelectric ceramic component, the ferroelectric ceramic component nano-particles having a particle size substantially in the range of between about 0.01 microns and about 0.9 microns and a surface within the range of from about 2.0 to about 20 square meters per gram. A circuitized substrate adapted for using such a material and capacitor therein and a method of making such a substrate are also provided. An electrical assembly (substrate and at least one electrical component) and an information handling system (e.g., personal computer) are also provided.
    Type: Grant
    Filed: January 10, 2005
    Date of Patent: April 11, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Rabindra N. Das, John M. Lauffer, Voya R. Markovich, Mark D. Poliks
  • Patent number: 7023707
    Abstract: An information handling system, e.g., computer, server or mainframe, which includes a multi-chip electronic package utilizing an organic, laminate chip carrier and a plurality of semiconductor chips positioned on an upper surface of the carrier. The organic, laminate chip carrier is comprised of a plurality of conductive planes and dielectric layers and couples the chips to underlying conductors on the bottom surface thereof. The carrier may include a high-speed portion to assure high-frequency connection between the semiconductor chips and may also include an internal capacitor and/or thermally conductive member for enhanced operational capabilities of the final system product.
    Type: Grant
    Filed: March 24, 2003
    Date of Patent: April 4, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Lawrence R. Fraley, Voya R. Markovich