Patents Represented by Attorney Lisa K. Jorgenson
  • Patent number: 7598987
    Abstract: A gain control circuit includes a light detector for generating an amount of current based on received light and a first switch for controlling the amount of current from the light detector delivered to a node. The gain control circuit also includes a charge storage element for providing an amount of capacitance to the node and a second switch for controlling the amount of capacitance provided to the node. The gain control circuit further includes an output interface for delivering an output signal based on the amount of current and the amount of capacitance at the node. The light detector may include multiple photodiodes, and the first switch may include a pair of NMOS switching transistors coupled to at least one photodiode. Also, the charge storage element may include multiple capacitors, and the second switch may include a PMOS transistor and an NMOS transistor coupled to each capacitor.
    Type: Grant
    Filed: November 29, 2005
    Date of Patent: October 6, 2009
    Assignee: STMicroelectronics Asia Pacific Pte. Ltd.
    Inventors: Yann Denis Desprez-Le Goarant, Chee Weng Yee
  • Patent number: 7598146
    Abstract: A semiconductor structure comprises a silicon substrate of a first conductivity type including wells of a second conductivity type formed on a surface thereof. The wells may be laterally isolated by shallow trench isolation. Transistors are formed in the wells by first forming several chemically distinct layers. Anisotropic etching then forms openings in a top one of the layers. A blanket dielectric layer is formed in the openings and on the layers. Anisotropic etching removes portions of the blanket dielectric layer from planar surfaces of the substrate but not from sidewalls of the openings to form dielectric spacers separated by gaps within the openings. Gate oxides are formed by oxidation of exposed areas of the substrate. Ion implantation forms channels beneath the gate oxides. Polysilicon deposition followed by chemical-mechanical polishing defines gates in the gaps. The chemically distinct layers are then stripped without removing the dielectric spacers.
    Type: Grant
    Filed: August 31, 2006
    Date of Patent: October 6, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: Robert Louis Hodges
  • Patent number: 7600096
    Abstract: A processor architecture supports an electrical interface for coupling the processor core to one or more coprocessor extension units executing computational instructions, with a split-instruction transaction employed to provide operands and instructions to an extension unit and retrieve results from the extension unit. The generic instructions for sending an operation and data to the extension unit and/or retrieving data from the extension unit allow new computational instructions to be introduced without regeneration of the processor architecture. Support for multiple extension units and/or multiple execution pipes within each extension unit, multi-cycle execution latencies and different execution latencies between or within extension units, extension unit instruction predicates, and for handling processor core stalls and result save/restore on interrupt is included.
    Type: Grant
    Filed: November 19, 2002
    Date of Patent: October 6, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Sivagnanam Parthasarathy, Alexander Driker
  • Patent number: 7594603
    Abstract: A system of detecting biometric and non-biometric, standard smart card devices includes a smart card host and smart card device reader, which is operable for receiving an Answer to Reset signal and determining whether the smart card device comprises a biometric or non-biometric, standard smart card device. If a biometric smart card device is detected, the smart card reader is operable for applying power used for standard smart card device operation to a first contact and applying power used by a biometric circuit to a second contact, and if a non-biometric, standard smart card device is detected, applying power only to the first contact.
    Type: Grant
    Filed: March 29, 2006
    Date of Patent: September 29, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: John N. Tran
  • Patent number: 7595017
    Abstract: A system and method is disclosed for using a pre-formed film in a transfer molding process of the type that uses a transfer mold to encapsulate portions of an integrated circuit with a molding compound. A film of compliant material is pre-formed to conform the shape of the film to a mold cavity surface of the transfer mold. The pre-formed film is then placed adjacent to the surfaces of the mold cavity of the transfer mold. The mold cavity is filled with molding compound and the integrated circuit is encapsulated. The pre-formation of the film allows materials to be used that are not suitable for use with prior art methods.
    Type: Grant
    Filed: January 31, 2002
    Date of Patent: September 29, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Harry Michael Siegel, Anthony M. Chiu
  • Patent number: 7594102
    Abstract: A processor that can execute instructions in either scalar mode or vector mode. In scalar mode, instructions are executed once per fetch. In vector mode, instructions are executed multiple times per fetch. In vector mode, the processor recognizes scalar variables and vector variables. Scalar variables may be assigned a fixed memory location. Vector variables use different physical locations at different iterations of the same instruction. The processor includes circuitry to automatically index addresses of vector variables for each iteration of the same instruction. This circuitry partitions a register into a vector region and a scalar region. Accesses to the vector region are automatically indexed based on the number of iterations of the instruction that have been performed.
    Type: Grant
    Filed: December 15, 2004
    Date of Patent: September 22, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Osvaldo Colavin, Davide Rizzo, Vineet Soni
  • Patent number: 7589653
    Abstract: A digital to analog converter (DAC) circuit operates over an upper range and a lower range. An upper voltage node is designated AVDD; a middle voltage node is designated HVDD; and a lower voltage node designated ground. An upper DAC stage has at least one NMOS transistor that produces an output to an upper range output node when the output is in the upper range. A lower DAC stage has at least one PMOS transistor that produces an output to a lower range output node when the output is in the lower range. A body bias control circuit couples the body of the upper NMOS transistor to a voltage source equal to HVDD?Vbe and connects the body of the lower PMOS transistor to voltage source equal to HVDD+Vbe.
    Type: Grant
    Filed: January 29, 2008
    Date of Patent: September 15, 2009
    Assignee: STMicroelectronics Asia Pacific Pte. Ltd.
    Inventors: Yannick Guedon, Yoseph Adhi Darmawan
  • Patent number: 7576626
    Abstract: Very small size true directional couplers have a coupling coefficient that is independent on load VSWR. The coupler uses coupled inductors with a compensation circuit including a resistor and a capacitor, or just a capacitor. Wideband operation is suitable for many portable applications such as power detection and control for GSM, DCS-PCS, CDMA/WCDMA, Bluetooth, and WLAN systems.
    Type: Grant
    Filed: September 11, 2008
    Date of Patent: August 18, 2009
    Assignee: STMicroelectronics Ltd.
    Inventor: Oleksandr Gorbachov
  • Patent number: 7573246
    Abstract: A compensated regulator includes a transconductance stage having a positive input for receiving a reference voltage, a negative input, and an output, an adjustable compensation block coupled between the output of the transconductance stage and ground, a feedback circuit having a first node coupled to the output of the compensated regulator, a second node coupled to the negative input of the transconductance stage, and a third node coupled to ground, and a driver stage having an input coupled to the output of the transconductance stage, a current output coupled to the output of the compensated regulator, and a sense output coupled to the adjustable compensation block.
    Type: Grant
    Filed: March 9, 2007
    Date of Patent: August 11, 2009
    Assignee: Shenzhen STS Microelectronics Co., Ltd.
    Inventors: DaSong Lin, Gang Zha
  • Patent number: 7571204
    Abstract: There is disclosed an M-bit adder capable of receiving a first M-bit argument, a second M-bit argument, and a carry-in (CI) bit. The M-bit adder comprises M adder cells arranged in R rows, wherein a least significant adder cell in a first one of the rows of adder cells receives a first data bit, AX, from the first M-bit argument and a first data bit, BX, from the second M-bit argument, and generates a first conditional carry-out bit, CX(1), and a second conditional carry-out bit, CX(0), wherein the CX(1) bit is calculated assuming a row carry-out bit from a second row of adder cells preceding the first row is a 1 and the CX(0) bit is calculated assuming the row carry-out bit from the second row is a 0.
    Type: Grant
    Filed: September 21, 2000
    Date of Patent: August 4, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: William E. Ballachino
  • Patent number: 7571402
    Abstract: A leakage power control vector is loaded into existing test scan chain elements for application to circuit elements of a circuit in which the leakage currents are to be controlled. The vector is designed to configure the circuit elements into states in which leakage currents are reduced. A multiplexer selects the power control vector for loading into the scan chain elements, and a clock generator clocks the configuration vector into the scan chain elements. A sleep mode detector may be provided to configure the multiplexer to select the power control vector and to operate the clock generator to clock the power control vector into the scan chain elements when a sleep mode of the circuit is detected.
    Type: Grant
    Filed: August 28, 2003
    Date of Patent: August 4, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: Razak Hossain
  • Patent number: 7563971
    Abstract: An energy-based pattern recognition algorithm receives the input frames of an audio signal and a test frame sequence and returns a best match in the audio signal to the given test frame sequence. The energy of each input frame is computed and input frames for which the energy is both within a predetermined degree of closeness to the local maximum energy within the test frame sequence and a local maximum within a respective neighborhood of adjacent frames are identified as probable matches. The difference between overall energy for frames neighboring the remaining probable matches and the test frame sequence is computed as a percentage. The best match is selected based on a weighted combination of difference between local maximum energies and minimum percent deviation in overall energy. Local signal characteristic matching may be employed, with weighting, to refine matching.
    Type: Grant
    Filed: September 30, 2004
    Date of Patent: July 21, 2009
    Assignee: STMicroelectronics Asia Pacific Pte. Ltd.
    Inventors: Kabi Prakash Padhi, Sapna George
  • Patent number: 7564638
    Abstract: An amplifying circuit and method are disclosed for amplifying electrical signals, such as electrical signals generated by the read head of a disk drive. The circuit includes a pair of cross-coupled differential amplifier circuits. Each differential amplifier circuit is asymmetric, including two input transistors of different transistor types. For instance, a first of the two input transistors of each differential amplifier circuit may be a bipolar transistor and a second of the two input transistors may be a field effect transistor. By utilizing asymmetric differential amplifier circuits, a relatively wider operating frequency range is obtained.
    Type: Grant
    Filed: May 23, 2006
    Date of Patent: July 21, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Baris Posat, Kemal Ozanoglu, Alessandro Venca
  • Patent number: 7561635
    Abstract: A noise-shaping coder with variable or reconfigurable characteristics is disclosed. In one exemplary embodiment, an improved apparatus for signal modulation is disclosed. The apparatus generally comprises a noise-shaping coder having programmable coefficients, programmable coder order, programmable oversampling frequency, and/or programmable dither. In a second exemplary embodiment, an improved method for implementing noise shaping coding is disclosed. The apparatus generally comprises a means for switching from one order coder to another order coder, as well as switching oversampling frequency.
    Type: Grant
    Filed: August 3, 2004
    Date of Patent: July 14, 2009
    Assignee: STMicroelectronics NV
    Inventors: Steven R. Norsworthy, Jason Rupert Redgrave
  • Patent number: 7551673
    Abstract: A method and apparatus of encoding digital video according to the ISO/IEC MPEG standards (ISO/IEC 11172-2 MPEG-1 and ISO/IEC 13818-2 MPEG-2) using an adaptive motion estimator. A plurality of global motion vectors are derived from the motion vectors of a previous picture in a sequence, and the global motion vectors are analyzed to determine motion characteristics. The video encoding is arranged to enable switching among different types of local motion estimators based on the motion characteristics of the moving pictures sequence. This gives rise to a motion estimation algorithm that can adaptively change its search range, search area and block matching scheme to suit different types of moving sequences.
    Type: Grant
    Filed: May 13, 1999
    Date of Patent: June 23, 2009
    Assignee: STMicroelectronics Asia Pacific Pte Ltd.
    Inventors: Hong Lye Oh, Yau Wai Lucas Hui
  • Patent number: 7552314
    Abstract: The invention provides a method and apparatus for branch prediction in a processor. A fetch-block branch target buffer is used in an early stage of pipeline processing before the instruction is decoded, which stores information about a control transfer instruction for a “block” of instruction memory. The block of instruction memory is represented by a block entry in the fetch-block branch target buffer. The block entry represents one recorded control-transfer instruction (such as a branch instruction) and a set of sequentially preceding instructions, up to a fixed maximum length N. Indexing into the fetch-block branch target buffer yields an answer whether the block entry represents memory that contains a previously executed a control-transfer instruction, a length value representing the amount of memory that contains the instructions represented by the block, and an indicator for the type of control-transfer instruction that terminates the block, its target and outcome.
    Type: Grant
    Filed: October 17, 2005
    Date of Patent: June 23, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Anatoly Gelman, Russell Schnapp
  • Patent number: 7547483
    Abstract: A fuel cell device includes a housing containing a fuel processor that generates fuel gas and a fuel cell having electrodes forming an anode and cathode, and an ion exchange electrolyte positioned between the electrodes. The housing can be formed as first and second cylindrically configured outer shell sections that form a battery cell that is configured similar to a commercially available battery cell. A thermal-capillary pump can be operative with the electrodes and an ion exchange electrolyte, and operatively connected to the fuel processor. The electrodes are configured such that heat generated between the electrodes forces water to any cooler edges of the electrodes and is pumped by capillary action back to the fuel processor to supply water for producing hydrogen gas. The electrodes can be formed on a silicon substrate that includes a flow divider with at least one fuel gas input channel that can be controlled by a MEMS valve.
    Type: Grant
    Filed: October 5, 2004
    Date of Patent: June 16, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: Anthony M. Chiu
  • Patent number: 7548117
    Abstract: A differential amplifier receives a differential input signal and generates an output signal at an output node. An auxiliary circuit coupled to the differential amplifier operates to improve slew rate response. In quiescent and small signal situations with respect to the differential input signal, the auxiliary circuit does not alter or change operation of the differential amplifier. However, in situations where a large signal change is experienced with respect to the differential input signal, the auxiliary circuit functions to speed up the sourcing and sinking current to/from the output node. A stability compensation capacitor coupled to the output node is accordingly more quickly charged or discharged and an improvement in slew rate performance of the differential amplifier is experienced.
    Type: Grant
    Filed: January 18, 2007
    Date of Patent: June 16, 2009
    Assignee: Shenzhen STS Microelectronics Co. Ltd.
    Inventors: Gangqiang Zhang, Fansheng Meng
  • Patent number: 7545895
    Abstract: Two preferred embodiments provide slot synchronization of an initial cell search. Two Finite Impulse Response (FIR) filters are used to correlate the synchronization codes transmitted in the downlink (forward link). A sign bit is taken after the first FIR to significantly reduce the hardware requirements for the second FIR, and thus the whole system. The correlated results from the second FIR can be further processed using two different algorithms. The first adds a square operation to the correlated results whilst the second takes the magnitude before passing to the next stage. Regardless of which algorithm is adopted, the results are accumulated (I and Q), instead of averaged, and stored in a memory location for each successive correlation over the same location in different slots. The physical-layer processor (PLP) then reads the accumulated results from the memory location and searches for the peak position corresponding to the slot boundary.
    Type: Grant
    Filed: March 13, 2001
    Date of Patent: June 9, 2009
    Assignee: STMicroelectronics Asia Pacific Pte Ltd.
    Inventors: Ser Wah Oh, Christopher Aldridge
  • Patent number: 7541745
    Abstract: A fluorescent lamp assembly includes a fluorescent lamp ballast capable of detecting at least one of a plurality of input signals and generating an output signal. The output signal is associated with a power level that is based on the at least one detected input signal. The fluorescent lamp assembly also includes a fluorescent lamp capable of receiving the output signal and generating light. An intensity of the light is based on the power level associated with the output signal.
    Type: Grant
    Filed: November 21, 2007
    Date of Patent: June 2, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: Thomas L. Hopkins