Patents Represented by Attorney Mikio Ishimaru
  • Patent number: 8138080
    Abstract: An integrated circuit package system is provided forming an integrated circuit die having a first bond pad provided thereon, forming an interconnect stack on a first external interconnect, and connecting the interconnect stack to the first bond pad.
    Type: Grant
    Filed: March 10, 2006
    Date of Patent: March 20, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Dario S. Filoteo, Jr., Leo A. Merilo, Philip Lyndon Cablao, Emmanuel Espiritu, Rachel Layda Abinan, Allan Ilagan
  • Patent number: 8138590
    Abstract: An integrated circuit package system includes: connecting a carrier and an integrated circuit mounted thereover; preforming a wire-in-film encapsulation having a cavity; pressing the wire-in-film encapsulation over the carrier and the integrated circuit with the cavity exposing a portion of the integrated circuit; and curing the wire-in-film encapsulation.
    Type: Grant
    Filed: June 20, 2008
    Date of Patent: March 20, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Seng Guan Chow, Rui Huang, Heap Hoe Kuan
  • Patent number: 8138595
    Abstract: A method of manufacture of an integrated circuit packaging system includes: forming an elevated contact above and between a lead and a die pad that is coplanar with the lead; connecting an integrated circuit and the lead; attaching a jumper interconnect between the elevated contact and the lead; and forming an encapsulant over the integrated circuit, the lead, the die pad, the elevated contact, and the jumper interconnect, the encapsulant having a recess in a base side with the elevated contact exposed in the recess and the lead exposed from the base side.
    Type: Grant
    Filed: March 26, 2010
    Date of Patent: March 20, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Zigmund Ramirez Camacho, Emmanuel Espiritu, Henry Descalzo Bathan
  • Patent number: 8138586
    Abstract: An integrated circuit package system includes a multi-planar paddle having an uplift rim and an attached integrated circuit over the uplift rim of the multi-planar paddle.
    Type: Grant
    Filed: May 4, 2006
    Date of Patent: March 20, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Arnel Trasporto, Sze Min Wong, Henry D. Bathan, Zigmund Ramirez Camacho
  • Patent number: 8138024
    Abstract: A method of manufacturing a package system includes: providing a semiconductor die with a contact pad and a ground pad, mounting the semiconductor die on a package substrate using and adhesive layer, forming a vertical conductive structure on top of the ground pad in the semiconductor die, encapsulating at least portions of the semiconductor die, the vertical conductive structure, and the package substrate using an encapsulant, covering at least portions of the encapsulant and the vertical conductive structure with a shielding layer to place the vertical conductive structure in electrical contact with the shielding layer, and connecting the shielding layer to the package substrate.
    Type: Grant
    Filed: February 26, 2008
    Date of Patent: March 20, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Byung Tai Do, Rui Huang, Seng Guan Chow, Heap Hoe Kuan
  • Patent number: 8138591
    Abstract: An integrated circuit package system comprising forming a trace frame including: fabricating a sacrificial substrate; forming a first series of bonding pads along a length of the sacrificial substrate; forming a second series of the bonding pads along a width of the sacrificial substrate; forming conductive traces for connecting the bonding pads of the first series to the bonding pads of the second series in a one to one correspondence; and removing the sacrificial substrate.
    Type: Grant
    Filed: September 24, 2007
    Date of Patent: March 20, 2012
    Assignee: STATS ChipPAC Ltd
    Inventors: Jae Hak Yee, Junwoo Myung, Byoung Wook Jang
  • Patent number: 8134211
    Abstract: An ESD protection circuit has a polysilicon bounded SCR connected between a signal input/output interface contact of the integrated circuit and a power supply connection of the integrated circuit and a biasing circuit. The biasing circuit is connected to the polysilicon bounded SCR to bias the polysilicon bounded SCR to turn on more rapidly during the ESD event. The biasing circuit is formed by at least one polysilicon bounded diode and a first resistance. Other embodiments of the biasing circuit include a resistor/capacitor biasing circuit and a second diode triggering biasing circuit.
    Type: Grant
    Filed: September 14, 2009
    Date of Patent: March 13, 2012
    Assignees: GLOBALFOUNDRIES Singapore Pte, Ltd., Agilent Technologies, Inc.
    Inventors: Indrajit Manna, Lo Keng Foo, Tan Pee Ya, Raymond Filippi
  • Patent number: 8134227
    Abstract: A stacked integrated circuit package system is provided including providing a first device and a second device with the first device, the second device, or a combination thereof having an integrated circuit die; forming a conductive spacer structure over the first device with the conductive spacer structure having a spacer filler around a conductive element; mounting the second device over the conductive spacer structure and the first device; and encapsulating the first device, the second device, and the conductive spacer structure.
    Type: Grant
    Filed: March 30, 2007
    Date of Patent: March 13, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Lionel Chien Hui Tay, Rui Huang, Seng Guan Chow
  • Patent number: 8134242
    Abstract: An integrated circuit package system includes: connecting a concave terminal and an integrated circuit; and forming an encapsulation, having a bottom side, over the integrated circuit and the concave terminal with the concave terminal within the encapsulation.
    Type: Grant
    Filed: August 4, 2008
    Date of Patent: March 13, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Zigmund Ramirez Camacho, Arnel Senosa Trasporto, Reza Argenty Pagaila, Lionel Chien Hui Tay
  • Patent number: 8134196
    Abstract: An integrated circuit system is provided including forming a substrate, forming a first contact having multiple conductive layers over the substrate and a layer of the multiple conductive layers on other layers of the multiple conductive layers, forming a dielectric layer on the first contact, and forming a second contact on the dielectric layer and over the first contact.
    Type: Grant
    Filed: September 1, 2006
    Date of Patent: March 13, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Yaojian Lin, Haijing Cao, Wan Lay Looi, Eng Seng Lim
  • Patent number: 8129832
    Abstract: A mountable integrated circuit package system includes: providing a carrier; mounting a first integrated circuit device over the carrier; mounting a substrate over the first integrated circuit device with the substrate having a conductor-free recess; connecting a first electrical interconnect under the conductor-free recess electrically connecting the carrier and the first integrated circuit device; and forming a package encapsulation over the carrier, the first integrated circuit device, the first electrical interconnect, the conductor-free recess, and partially exposing the substrate.
    Type: Grant
    Filed: October 29, 2007
    Date of Patent: March 6, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Flynn Carson, In Sang Yoon, SeongMin Lee, JoHyun Bae
  • Patent number: 8130512
    Abstract: A method of manufacturing an integrated circuit package system including: providing a circuit board having an interconnect thereon; mounting a first device offset on the circuit board; and applying a first encapsulant of a first thickness over the first device, the first encapsulant of a second thickness thinner than the first thickness over the remainder of the circuit board with the interconnect exposed, or a second encapsulant of a third thickness over a second device on an opposite surface of the circuit board and differently offset from the first device.
    Type: Grant
    Filed: November 18, 2008
    Date of Patent: March 6, 2012
    Assignee: STATS Chippac Ltd.
    Inventors: In Sang Yoon, SeongMin Lee, Sungmin Song
  • Patent number: 8129827
    Abstract: An integrated circuit package system includes: forming an external interconnect; connecting an integrated circuit die and the external interconnect; forming a package encapsulation, having a recess, covering the integrated circuit die with a portion of the external interconnect exposed by the recess; and connecting an integrated circuit device and the external interconnect in the recess.
    Type: Grant
    Filed: September 13, 2007
    Date of Patent: March 6, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Zigmund Ramirez Camacho, Jeffrey D. Punzalan, Jairus Legaspi Pisigan, Abelardo Jr Hadap Advincula
  • Patent number: 8129231
    Abstract: A semiconductor package can comprise a die stack attached to a substrate, with bond wires electrically connecting the two. Often multiple die stacks are adhered to a single substrate so that several semiconductor packages can be manufactured at once. A molding compound flow controller is optimally associated with the substrate or semiconductor package at one or more various locations. Flow controllers can control or direct the flow of the molding compound during the encapsulation process. Flow controllers can be sized, shaped, and positioned in order to smooth out the flow of the molding compound, such that the speed of the flow is substantially equivalent over areas of the substrate containing dies and over areas of the substrate without dies. In this manner, defects such as voids in the encapsulation, wire sweeping, and wire shorts can be substantially avoided during encapsulation.
    Type: Grant
    Filed: September 21, 2009
    Date of Patent: March 6, 2012
    Assignee: Stats Chippac, Inc.
    Inventors: Seng Guan Chow, Oh Sug Kim, Byung Tai Do
  • Patent number: 8129263
    Abstract: A method of manufacture of a semiconductor package includes: providing a substrate; mounting a semiconductor die on the substrate, the semiconductor die having a die pad; mounting a lead finger on the substrate; attaching a support pedestal on sides of the lead finger; and attaching a wire interconnection between the die pad and the support pedestal, the wire interconnection having a ball bond on the die pad and a stitch bond on the support pedestal.
    Type: Grant
    Filed: July 7, 2011
    Date of Patent: March 6, 2012
    Assignee: Chippac, Inc.
    Inventors: Hun-Teak Lee, Jong-Kook Kim, Chul-Sik Kim, Ki-Youn Jang, Rajendra D. Pendse
  • Patent number: 8124460
    Abstract: An integrated circuit package system includes providing a leadframe that is coplanar with a bottom surface of the integrated circuit package system to which is attached a device with a thermally conductive coating that is coplanar with the bottom surface of the integrated circuit package system to the leadframe, the device having the characteristics of being singulated from a wafer and the thermally conductive coating having the characteristics of being singulated from a wafer level thermally conductive coating and encapsulating the device with an encapsulation material that leaves the thermally conductive coating exposed for thermal dissipation.
    Type: Grant
    Filed: July 17, 2006
    Date of Patent: February 28, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Seng Guan Chow, Heap Hoe Kuan
  • Patent number: 8124520
    Abstract: An integrated circuit mount system includes an integrated circuit, a solder mask for the integrated circuit, and a solder mask pad on the substrate with the solder mask.
    Type: Grant
    Filed: July 10, 2006
    Date of Patent: February 28, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: KyungOe Kim, Haengcheol Choi, Kyung Moon Kim, Rajendra D. Pendse
  • Patent number: 8124459
    Abstract: A bump chip carrier semiconductor package system is provided including providing a lead frame, forming circuit sockets in the lead frame, mounting a semiconductor die on the lead frame, wherein the semiconductor die have electrical interconnects that connects to the circuit sockets, and encapsulating a molding compound to cover the semiconductor die and the electrical interconnects.
    Type: Grant
    Filed: January 11, 2006
    Date of Patent: February 28, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: In Sang Yoon, Han Shin Youn, Jae Soo Lee
  • Patent number: 8124455
    Abstract: A wafer strength reinforcement system is provided including providing a wafer, providing a tape for supporting the wafer, and positioning a wafer edge support material for location between the tape and the wafer.
    Type: Grant
    Filed: December 15, 2005
    Date of Patent: February 28, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Heap Hoe Kuan, Byung Tai Do
  • Patent number: 8125076
    Abstract: A semiconductor package system is provided including: providing a substrate having substrate wiring and a cavity provided therein with a heat sink foil closing off the cavity; attaching a semiconductor die in the cavity to the heat sink foil; and bonding the semiconductor die to the substrate wiring.
    Type: Grant
    Filed: November 10, 2005
    Date of Patent: February 28, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Gwang Kim, Koo Hong Lee