Patents Assigned to Amkor Technology Singapore Holding Pte Ltd.
  • Publication number: 20240088114
    Abstract: An exemplary semiconductor device can comprise (a) a substrate comprising a substrate dielectric structure between the substrate top side and the substrate bottom side, conductive pads at the substrate bottom side, and a substrate cavity through the substrate dielectric structure, (b) a base electronic component comprising inner short bumps; outer short bumps bounding a perimeter around the inner short bumps, and tall bumps between the outer short bumps and an edge of the base component top side, and (c) a mounted electronic component coupled to the inner short bumps of the base electronic component. The tall bumps of the base component can be coupled to the conductive pads of the substrate. The mounted electronic component can be located in the substrate cavity. The substrate bottom side can cover at least a portion of the outer short bumps of the base electronic component. Other examples and related methods are disclosed herein.
    Type: Application
    Filed: November 27, 2023
    Publication date: March 14, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Hyun Goo Cha, Dong Hee Kang, Sang Yun Ma, Sang Hyeok Cho, Jae Yeong Bae, Ron Huemoeller
  • Publication number: 20240088059
    Abstract: An electronic device structure having a shielding structure includes a substrate with an electronic component electrically connected to the substrate. The shielding structure includes conductive spaced-apart pillar structures that have proximate ends connected to the substrate and distal ends spaced apart from the substrate, and that are laterally spaced apart from the first electronic component. In one embodiment, the conductive pillar structures are conductive wires attached at one end to the substrate with an opposing end extending away from the substrate so that the conductive wires are provided generally perpendicular to the substrate. A package body encapsulates the electronic component and the conductive spaced-apart pillar structures. In one embodiment, the shielding structure further includes a shielding layer disposed adjacent to the package body, which is electrically connected to the conductive spaced-apart pillar structures.
    Type: Application
    Filed: November 17, 2023
    Publication date: March 14, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Young Woo LEE, Jae Ung LEE, Byong Jin KIM, EunNaRa CHO, Ji Hoon OH, Young Seok KIM, Jin Young KHIM, Tae Kyeong HWANG, Jin Seong KIM, Gi Jung KIM
  • Publication number: 20240079282
    Abstract: In one example, an electronic device includes a substrate, which includes a substrate first side, a substrate second side opposite to the substrate side, a conductive structure, and a substrate opening extending through substrate from the substrate first side to the substrate second side. A pipe is coupled to the substrate first side and includes a pipe wall including an exterior surface and an interior surface defining a pipe passage aligned with the substrate opening, and a pipe top distal to the substrate first side. A electronic component is coupled to the conductive structure adjacent to the substrate first side. An encapsulant is over the substrate first side, the exterior surface of the pipe wall and over at least a portion of the electronic component. The pipe passage and the substrate opening are devoid of the encapsulant. Other examples and related methods are also disclosed herein.
    Type: Application
    Filed: September 7, 2022
    Publication date: March 7, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Yasuyuki TAKEHARA, Hidenari SATO
  • Patent number: 11923280
    Abstract: A thin semiconductor device with enhanced edge protection, and a method of manufacturing thereof. For example and without limitation, various aspects of this disclosure provide a thin semiconductor device comprising a substrate with an edge-protection region, and a method of manufacturing thereof.
    Type: Grant
    Filed: September 2, 2021
    Date of Patent: March 5, 2024
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventors: Won Bae Bang, Kwang Seok Oh
  • Patent number: 11916033
    Abstract: Provided is a disclosure for optimizing the number of semiconductor devices on a wafer/substrate. The optimization comprises laying out, cutting, and packaging the devices efficiently.
    Type: Grant
    Filed: January 31, 2022
    Date of Patent: February 27, 2024
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventors: Glenn Rinne, Daniel Richter
  • Patent number: 11915949
    Abstract: A hybrid panel method of (and apparatus for) manufacturing electronic devices, and electronic devices manufactured thereby. As non-limiting examples, various aspects of this disclosure provide an apparatus for manufacturing an electronic device, where the apparatus is operable to, at least, receive a panel to which a subpanel is coupled, cut around a subpanel through a layer of material, and remove such subpanel from the panel. The apparatus may also, for example, be operable to couple to an upper side of the subpanel, and remove the subpanel from the panel by, at least in part, operating to rotate the subpanel relative to the panel.
    Type: Grant
    Filed: February 15, 2021
    Date of Patent: February 27, 2024
    Assignees: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD., AMKOR TECHNOLOGY PORTUGAL, S.A.
    Inventors: Bora Baloglu, Suresh Jayaraman, Ronald Huemoeller, Andre Cardoso, Eoin O'Toole, Marta Sa Santos, Luis Alves, Jose Moreira da Silva, Fernando Teixeira, Jose Luis Silva
  • Patent number: 11915998
    Abstract: In one example, a semiconductor device comprises a substrate having a top surface and a bottom surface, an electronic device on the bottom surface of the substrate, a leadframe on the bottom surface of the substrate, the leadframe comprising a paddle, wherein the paddle is coupled to the electronic device, and a lead electrically coupled to the electronic device. The semiconductor device further comprises a first protective material contacting the bottom surface of the substrate and a side surface of the electronic device.
    Type: Grant
    Filed: August 12, 2022
    Date of Patent: February 27, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Hyung Jun Cho, Kyoung Yeon Lee, Tae Yong Lee, Jae Min Bae
  • Publication number: 20240063145
    Abstract: An electronic device includes a substrate having a conductive structure with a substrate outward terminal at a second side of the substrate. A dielectric structure with an opening is adjacent to the second side. An electronic component is coupled to the substrate and an encapsulant encapsulates the electronic component. The substrate outward terminal comprises a multi-via terminal or a multi-stage via. The multi-via terminal includes pad conductive vias in the opening, a pad dielectric via interposed between the pad conductive vias, and a conductor comprising a conductor top side with micro dimples over the pad conductive vias and the pad dielectric via. The multi-stage terminal includes a pad base within the opening having a top side recessed below an upper surface the dielectric and a pad head coupled to the pad base within the opening, the pad head having a top side with a micro dimple.
    Type: Application
    Filed: October 31, 2023
    Publication date: February 22, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Tae Ki KIM, Jae Beom SHIM, Min Jae YI, Yi Seul HAN, Young Ju LEE, Kyeong Tae KIM
  • Publication number: 20240063096
    Abstract: In one example, a semiconductor device includes a conductive structure having a conductive structure upper side. A roughening is on the conductive structure upper side and a groove is in the conductive structure extending partially into the conductive structure from the conductive structure upper side. An electronic component is attached to the conductive structure upper side with an attachment film. An encapsulant covers the electronic component, at least portions of the roughening, and at least portions of the conductive structure upper side. The groove has smoothed sidewalls that include substantially planarized portions of the roughening. The smooth sidewalls reduce flow of the attachment film across the conductive structure upper side to improve adhesion of the encapsulant to the conductive structure. Other examples and related methods are also disclosed herein.
    Type: Application
    Filed: August 20, 2022
    Publication date: February 22, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Shigeki TANAKA, Hideharu KAMATA, Katsunori WAKO
  • Patent number: 11908755
    Abstract: In one example, a semiconductor device comprises a substrate comprising a top side, a bottom side, and a conductive structure, a body over the top side of the substrate, an electronic component over the top side of the substrate and adjacent to the body, wherein the electronic component comprises an interface element on a top side of the electronic component, a lid over the interface element and a seal between the top side of the electronic component and the lid, and a buffer on the top side of the substrate between the electronic component and the body. Other examples and related methods are also disclosed herein.
    Type: Grant
    Filed: February 21, 2020
    Date of Patent: February 20, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Sang Jae Jang, Weilung Lu, Burt Barber, Adrian Arcedera, Shingo Nakamura
  • Patent number: 11908761
    Abstract: In one example, an electronic device comprises a base substrate comprising a base substrate conductive structure, a first electronic component over a first side of the base substrate, an encapsulant over the first side of the base substrate, wherein the encapsulant contacts a lateral side of the electronic component, an interposer substrate over a first side of the encapsulant and comprising an interposer substrate conductive structure, and a vertical interconnect in the encapsulant and coupled with the base substrate conductive structure and the interposer substrate conductive structure. A first one of the base substrate or the interposer substrate comprises a redistribution layer (RDL) substrate, and a second one of the base substrate or the interposer substrate comprises a laminate substrate. Other examples and related methods are also disclosed herein.
    Type: Grant
    Filed: January 20, 2023
    Date of Patent: February 20, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Seung Nam Son, Dong Hyun Khim, Jin Kun Yoo
  • Patent number: 11908783
    Abstract: Provided is a wiring substrate and its manufacturing method in which a thick wiring layer capable of being applied with a large current and a thin wiring layer capable of being subjected to microfabrication coexist in the same layer. The wiring substrate includes: an insulating film located over a first wiring and having a via; and a second wiring over the insulating film. The second wiring has a stacked structure including a first layer and a second layer covering the first layer. The second layer is in direct contact with the first wiring in the via. A thickness of the second layer in a region overlapping with the first layer is different from a thickness of the second layer in the via.
    Type: Grant
    Filed: October 21, 2021
    Date of Patent: February 20, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventor: Naoki Hayashi
  • Patent number: 11908779
    Abstract: A semiconductor package structure includes a substrate comprising a land structure. The land structure includes a first land section having a first height in a cross-sectional view and a second land section having a second height in the cross-sectional view that is different than the first height. A mold encapsulant is disposed adjacent a lateral portion of the first land section and is disposed below a bottom portion of the second land section. A semiconductor die is attached to the substrate, and includes a first major surface, a second major surface opposing the first major surface, and an outer perimeter. The semiconductor die further includes a bonding structure disposed adjacent the first major surface, which is coupled to the second land section such that the first land section is disposed outside the perimeter of the semiconductor die A mold member encapsulates at least portions of the semiconductor die.
    Type: Grant
    Filed: April 19, 2021
    Date of Patent: February 20, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Kyoung Yeon Lee, Byong Jin Kim, Jae Min Bae, Hyung Il Jeon, Gi Jeong Kim, Ji Young Chung
  • Patent number: 11901343
    Abstract: A semiconductor package having an internal heat distribution layer and methods of forming the semiconductor package are provided. The semiconductor package can include a first semiconductor device, a second semiconductor device, and an external heat distribution layer. The first semiconductor device can comprise a first semiconductor die and an external surface comprising a top surface, a bottom surface, and a side surface joining the bottom surface to the tope surface. The second semiconductor device can comprise a second semiconductor die and can be stacked on the top surface of the first semiconductor device. The external heat distribution layer can cover an external surface of the second semiconductor device and the side surface of the first semiconductor device. The external heat distribution layer further contacts an internal heat distribution layer on a top surface of the first semiconductor die.
    Type: Grant
    Filed: April 19, 2021
    Date of Patent: February 13, 2024
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventors: Bora Baloglu, Ron Huemoeller, Curtis Zwenger
  • Patent number: 11897761
    Abstract: In one example, an electronic device includes a semiconductor sensor device having a cavity extending partially inward from one surface to provide a diaphragm adjacent an opposite surface. A barrier is disposed adjacent to the one surface and extends across the cavity, the barrier has membrane with a barrier body and first barrier strands bounded by the barrier body to define first through-holes. The electronic device further comprises one or more of a protrusion pattern disposed adjacent to the barrier structure, which can include a plurality of protrusion portions separated by a plurality of recess portions; one or more conformal membrane layers disposed over the first barrier strands; or second barrier strands disposed on and at least partially overlapping the first barrier strands. The second barrier strands define second through-holes laterally offset from the first through-holes. Other examples and related methods are also disclosed herein.
    Type: Grant
    Filed: June 6, 2022
    Date of Patent: February 13, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Ki Yeul Yang, Kyung Han Ryu, Seok Hun Yun, Bora Baloglu, Hyun Cho, Ramakanth Alapati
  • Patent number: 11901332
    Abstract: A semiconductor device structure and a method for manufacturing a semiconductor device. As a non-limiting example, various aspects of this disclosure provide a method for manufacturing a semiconductor device that comprises ordering and performing processing steps in a manner that prevents warpage deformation from occurring to a wafer and/or die due to mismatching thermal coefficients.
    Type: Grant
    Filed: June 7, 2021
    Date of Patent: February 13, 2024
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventors: Yeong Beom Ko, Jin Han Kim, Dong Jin Kim, Do Hyung Kim, Glenn Rinne
  • Patent number: 11901335
    Abstract: Methods and systems for a semiconductor package with high routing density routing patch are disclosed and may include a semiconductor die bonded to a substrate and a high routing density patch bonded to the substrate and to the semiconductor die, wherein the high routing density patch comprises a denser trace line density than the substrate. The high routing density patch can be a silicon-less-integrated module (SLIM) patch, comprising a BEOL portion, and can be TSV-less. Metal contacts may be formed on a second surface of the substrate. A second semiconductor die may be bonded to the substrate and to the high routing density patch. The high routing density patch may provide electrical interconnection between the semiconductor die. The substrate may be bonded to a silicon interposer. The high routing density patch may have a thickness of 10 microns or less. The substrate may have a thickness of 10 microns or less.
    Type: Grant
    Filed: March 29, 2022
    Date of Patent: February 13, 2024
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventors: Michael Kelly, Ronald Patrick Huemoeller, David Jon Hiner
  • Publication number: 20240047852
    Abstract: A semiconductor device can comprise a substrate dielectric structure and a substrate conductive structure that traverses the substrate dielectric structure and comprises first and second substrate terminals; an electronic component with a component terminal coupled to the first substrate terminal; and a first antenna element with a first element terminal coupled to the second substrate terminal, a first element head side adjacent a first antenna pattern, a first element base side opposite the first element side, and a first element sidewall. The first element terminal can be exposed from the first element dielectric structure at the first element base side or at the first element sidewall. The first antenna pattern can be coupled to the substrate through the first element terminal. The substrate conductive structure can couple the first antenna element to the electronic component. Other examples and methods are also disclosed.
    Type: Application
    Filed: August 29, 2023
    Publication date: February 8, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Kyoung Yeon Lee, Tae Yong Lee, Doo Soub Shin, Seon A Lee, Woo Bin Jung, Ji Yeon Ryu, Jin Young Khim
  • Publication number: 20240047301
    Abstract: In one example, an electronic device, comprises a substrate comprising a dielectric structure and a conductive structure, an electronic component over a top side of the substrate, wherein the electronic component is coupled with the conductive structure; an encapsulant over the top side of the substrate and contacting a lateral side of the electronic component, wherein the encapsulant comprises a first trench on a top side of the encapsulant adjacent to the electronic component, a lid over the top side of the encapsulant and covering the electronic component; and an interface material between the top side of the encapsulant and the lid, and in the first trench. Other examples and related methods are also disclosed herein.
    Type: Application
    Filed: August 5, 2022
    Publication date: February 8, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventor: Sang Hyoun Lee
  • Publication number: 20240038606
    Abstract: In one example, a semiconductor device comprises a substrate comprising a conductive structure, an electronic component over a top side of the substrate and electrically coupled with the conductive structure, a lid structure over the substrate and over the electronic component, and a vertical interconnect in the lid structure extending to a top surface of the lid structure and electrically coupled with the conductive structure. Other examples and related methods are also disclosed herein.
    Type: Application
    Filed: October 10, 2023
    Publication date: February 1, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Shaun Bowers, Bora Baloglu