Patents Assigned to Amkor Technology Singapore Holding Pte Ltd.
  • Patent number: 11881458
    Abstract: In one example, a semiconductor device comprises a first substrate comprising a first conductive structure, a first body over the first conductive structure and comprising an inner sidewall defining a cavity in the first body, a first interface dielectric over the first body, and a first internal interconnect in the first body and the first interface dielectric, and coupled with the first conductive structure. The semiconductor device further comprises a second substrate over the first substrate and comprising a second interface dielectric, a second body over the second interface dielectric, and a second conductive structure over the second body and comprising a second internal interconnect in the second body and the second interface dielectric. An electronic component is in the cavity, and the second internal interconnect is coupled with the first internal interconnect. Other examples and related methods are also disclosed herein.
    Type: Grant
    Filed: January 12, 2023
    Date of Patent: January 23, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Jin Young Khim, Won Chul Do, Sang Hyoun Lee, Ji Hun Yi, Ji Yeon Ryu
  • Patent number: 11881471
    Abstract: A semiconductor device and a method of manufacturing a semiconductor device. For example, various aspects of this disclosure provide a semiconductor device having an ultra-thin substrate, and a method of manufacturing a semiconductor device having an ultra-thin substrate. As a non-limiting example, a substrate structure comprising a carrier, an adhesive layer formed on the carrier, and an ultra-thin substrate formed on the adhesive layer may be received and/or formed, components may then be mounted to the ultra-thin substrate and encapsulated, and the carrier and adhesive layer may then be removed.
    Type: Grant
    Filed: February 8, 2022
    Date of Patent: January 23, 2024
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventor: Ronald Huemoeller
  • Patent number: 11876040
    Abstract: In one example, an electronic device, comprises a substrate, comprising a first dielectric having a top surface and a bottom surface, and a first conductor in the first dielectric and comprising a first via and a first trace over the first via. The first trace comprises a first trace sidewall and a first trace base, and the first via comprises a first via sidewall. The first conductor comprises a first arcuate vertex between the first trace sidewall and the first trace base, and a second arcuate vertex between the first via sidewall and the first trace base, an electronic component over the top surface of the substrate, and an encapsulant over the top surface of the substrate and contacting a lateral side of the electronic component. Other examples and related methods are also disclosed herein.
    Type: Grant
    Filed: May 25, 2021
    Date of Patent: January 16, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Sang Hyun Jin, Young Jin Kang, Jin Suk Jeong, Yun Kyung Jeong
  • Patent number: 11869875
    Abstract: An electronic device and a method of making an electronic device. As non-limiting examples, various aspects of this disclosure provide various methods of manufacturing electronic devices, and electronic devices manufactured thereby, that comprise utilizing an adhesive layer to attach an upper electronic package to a lower die and/or utilizing metal pillars for electrically connecting the upper electronic package to a lower substrate, wherein the metal pillars have a smaller height above the lower substrate than the lower die.
    Type: Grant
    Filed: May 14, 2021
    Date of Patent: January 9, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Joon Young Park, Jung Soo Park, Ji Hye Yoon
  • Patent number: 11869879
    Abstract: A semiconductor package using a coreless signal distribution structure (CSDS) is disclosed and may include a CSDS comprising at least one dielectric layer, at least one conductive layer, a first surface, and a second surface opposite to the first surface. The semiconductor package may also include a first semiconductor die having a first bond pad on a first die surface, where the first semiconductor die is bonded to the first surface of the CSDS via the first bond pad, and a second semiconductor die having a second bond pad on a second die surface, where the second semiconductor die is bonded to the second surface of the CSDS via the second bond pad. The semiconductor package may further include a metal post electrically coupled to the first surface of the CSDS, and a first encapsulant material encapsulating side surfaces and a surface opposite the first die surface of the first semiconductor die, the metal post, and a portion of the first surface of the CSDS.
    Type: Grant
    Filed: October 13, 2022
    Date of Patent: January 9, 2024
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventors: Do Hyung Kim, Jung Soo Park, Seung Chul Han
  • Patent number: 11869829
    Abstract: In accordance with the present description, there is provided multiple embodiments of a semiconductor device. In each embodiment, the semiconductor device comprises a substrate having a conductive pattern formed thereon. In addition to the substrate, each embodiment of the semiconductor device includes at least one semiconductor die which is electrically connected to the substrate, both the semiconductor die and the substrate being at least partially covered by a package body of the semiconductor device. In certain embodiments of the semiconductor device, through-mold vias are formed in the package body to provide electrical signal paths from an exterior surface thereof to the conductive pattern of the substrate. In other embodiments, through mold vias are also included in the package body to provide electrical signal paths between the semiconductor die and an exterior surface of the package body.
    Type: Grant
    Filed: July 10, 2020
    Date of Patent: January 9, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Dong Joo Park, Jin Seong Kim, Ki Wook Lee, Dae Byoung Kang, Ho Choi, Kwang Ho Kim, Jae Dong Kim, Yeon Soo Jung, Sung Hwan Cho
  • Publication number: 20240006279
    Abstract: In one example, an electronic device includes a substrate having a substrate top side, a substrate bottom side opposite to the substrate top side, and a substrate conductive structure. The substrate conductive structure includes a grounded path and a powered path. An electronic component is coupled to the substrate top side. An encapsulant covers the electronic component and the substrate top side. The encapsulant includes apertures and the powered path is exposed by the apertures. A first network structure includes a first network cover over the encapsulant. and first network interconnects coupled to the first network cover and the powered path through the apertures. A second network structure includes a second network cover having a second cover ceiling and second cover sidewalls extending from the second cover ceiling; and a second network contact coupled to the second network cover and the grounded path.
    Type: Application
    Filed: June 30, 2022
    Publication date: January 4, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Min Won PARK, Tae Yong LEE, Bo Yoon YOO
  • Publication number: 20240006337
    Abstract: In one example, an electronic device includes a substrate having an upper side, a lower side opposite to the upper side, a lateral side connecting the upper side to the lower side, and a conductive structure. An electronic component is coupled to the conductive structure at the upper side of the substrate. An encapsulant covers a lateral side of the electronic component and the upper side of the substrate and having an encapsulant top side and an encapsulant lateral side. The electronic device includes first metallic coating having a first metallic coating top side, a first metallic coating sidewall; and a first metallic coating thickness. The electronic device includes a second metallic coating having a second metallic coating thickness that is greater than the first metallic coating thickness.
    Type: Application
    Filed: June 29, 2022
    Publication date: January 4, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Akito YOSHIDA, Glen SIEW, Dong Su RYU, Min Jae KONG, Jo Hyun BAE
  • Publication number: 20240006393
    Abstract: In one example, an electronic device includes a substrate having a substrate top side, a substrate bottom side opposite to the substrate top side. A first electronic component is connected to the substrate top side and having a first electronic component top side distal to the substrate top side. A second electronic is connected to the substrate top side, laterally spaced apart from the first electronic component, and having a second electronic component top side distal to the substrate top side. A lid is connected to the substrate top side, covering the first electronic component and the second electronic component. The lid includes a lid ceiling; and a lid wall extending from the lid ceiling and defining a lid periphery. A dam structure is connected to the first electronic device top side and the lid ceiling within the lid periphery and having a vent. A first interface material is over the first electronic component top side and contained within the dam structure.
    Type: Application
    Filed: June 29, 2022
    Publication date: January 4, 2024
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventor: Young Do KWEON
  • Patent number: 11862539
    Abstract: A packaged electronic device includes a substrate having a lead. The lead includes an outward facing side surface having a first height, and an inward facing side surface having a second height that is less than the first height. An electronic device is electrically connected to the lead. A package body encapsulates the electronic device and portions of the lead. The outward facing side surface is exposed through a side surface of the package body, and the inward facing side surface is encapsulated by the package body. A conductive layer is disposed on the outward facing side surface to provide the packaged electronic device with an enhanced wettable flank. In one embodiment, the electronic device is electrically connected to a thick terminal portion having the outward facing side surface. In another embodiment, the electronic device is electrically connected to a thin terminal portion having the inward facing side surface.
    Type: Grant
    Filed: August 8, 2022
    Date of Patent: January 2, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventor: Pedro Joel Rivera-Marty
  • Patent number: 11855000
    Abstract: An electronic device structure having a shielding structure includes a substrate with an electronic component electrically connected to the substrate. The shielding structure includes conductive spaced-apart pillar structures that have proximate ends connected to the substrate and distal ends spaced apart from the substrate, and that are laterally spaced apart from the first electronic component. In one embodiment, the conductive pillar structures are conductive wires attached at one end to the substrate with an opposing end extending away from the substrate so that the conductive wires are provided generally perpendicular to the substrate. A package body encapsulates the electronic component and the conductive spaced-apart pillar structures. In one embodiment, the shielding structure further includes a shielding layer disposed adjacent the package body, which is electrically connected to the conductive spaced-apart pillar structures. In one embodiment, the electrical connection is made through the package.
    Type: Grant
    Filed: June 6, 2022
    Date of Patent: December 26, 2023
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Young Woo Lee, Jae Ung Lee, Byong Jin Kim, EunNaRa Cho, Ji Hoon Oh, Young Seok Kim, Jin Young Khim, Tae Kyeong Hwang, Jin Seong Kim, Gi Jung Kim
  • Patent number: 11854991
    Abstract: In one example, a semiconductor device comprises a main substrate having a top side and a bottom side, a first electronic component on the top side of the main substrate, a second electronic component on the bottom side of the main substrate, a substrate structure on the bottom side of the main substrate adjacent to the second electronic component, and an encapsulant structure comprising an encapsulant top portion on the top side of the main substrate and contacting a side of the first electronic component, and an encapsulant bottom portion on the bottom side of the main substrate and contacting a side of the second electronic component and a side of the substrate structure. Other examples and related methods are also disclosed herein.
    Type: Grant
    Filed: October 26, 2021
    Date of Patent: December 26, 2023
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Jin Seong Kim, Yeong Beom Ko, Kwang Seok Oh, Jo Hyun Bae, Sung Woo Lim, Yun Ah Kim, Yong Jae Ko, Ji Chang Lee
  • Patent number: 11855023
    Abstract: A wafer level fan out semiconductor device and a manufacturing method thereof are provided. A first sealing part is formed on lateral surfaces of a semiconductor die. A plurality of redistribution layers are formed on surfaces of the semiconductor die and the first sealing part, and solder balls are attached to the redistribution layers. The solder balls are arrayed on the semiconductor die and the first sealing part. In addition, a second sealing part is formed on the semiconductor die, the first sealing part and lower portions of the solder balls. The solder balls are exposed to the outside through the second sealing part. Since the first sealing part and the second sealing part are formed of materials having thermal expansion coefficients which are the same as or similar to each other, warpage occurring to the wafer level fan out semiconductor device can be suppressed.
    Type: Grant
    Filed: January 25, 2021
    Date of Patent: December 26, 2023
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventors: Boo Yang Jung, Jong Sik Paek, Choon Heung Lee, In Bae Park, Sang Won Kim, Sung Kyu Kim, Sang Gyu Lee
  • Publication number: 20230411342
    Abstract: In one example, a system comprises a laser assisted bonding (LAB) tool. The LAB tool comprises a stage block and a first lateral laser source facing the stage block from a lateral side of the stage block. The stage block is configured to support a substrate and a first electronic component coupled with the substrate, and the first electronic component comprises a first interconnect. The first lateral laser source is configured to emit a first lateral laser beam laterally toward the stage block to induce a first heat on the first interconnect to bond the first interconnect with the substrate. Other examples and related methods are also disclosed herein.
    Type: Application
    Filed: August 31, 2023
    Publication date: December 21, 2023
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Dong Hyeon Park, Min Ho Kim, Dong Su Ryu, Seok Ho Na, Choong Hoe Kim, Yun Seok Song, Woo Kyung Ju, Dong Joo Park
  • Publication number: 20230411257
    Abstract: A method for forming packaged electronic devices includes providing a substrate having pads connected by conductive pad linking portions and semiconductor devices attached to the pads in different orientations. A second substrate is provided having conductive connectors each with a plate portion, a conductive member extending from a side segment of the plate portion, a connective portion extending from the conductive member distal to the plate portion, and conductive linking portions physically connecting adjoining plate portions together. Each plate portion is attached to one of the semiconductor devices to provide a subassembly. A package body is provided to encapsulate at least portions of the subassembly. The method includes separating the encapsulated subassembly to provide the packaged electronic devices such that the separating step severs the conductive linking portions.
    Type: Application
    Filed: August 30, 2023
    Publication date: December 21, 2023
    Applicant: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Siang Miang YEO, Mohd Hasrul Bin ZULKIFLI
  • Patent number: 11848214
    Abstract: A method of manufacturing a semiconductor package includes mounting and electrically connecting a semiconductor die to a substrate. The semiconductor die and the substrate are encapsulated to form an encapsulation. Via holes are laser-ablated through the encapsulation and conductive material is deposited within the via holes to form vias. A first buildup dielectric layer is formed on the encapsulation. Laser-ablated artifacts are laser-ablated in the first buildup layer. The laser-ablated artifacts in the first buildup layer are filled with a first metal layer to form a first electrically conductive pattern in the first build up layer. The operations of forming a buildup layer, forming laser-ablated artifacts in the buildup layer, and filling the laser-ablated artifacts with an electrically conductive material to form an electrically conductive pattern can be performed any one of a number of times to achieve the desired redistribution.
    Type: Grant
    Filed: July 27, 2021
    Date of Patent: December 19, 2023
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Ronald Patrick Huemoeller, Sukianto Rusli, David Jon Hiner
  • Patent number: 11848275
    Abstract: An integrated shield electronic component package includes a substrate having an upper surface, a lower surface, and sides extending between the upper surface and the lower surface. An electronic component is mounted to the upper surface of the substrate. An integrated shield is mounted to the upper surface of the substrate and includes a side shielding portion directly adjacent to and covering the sides of the substrate. The integrated shield covers and provides an electromagnetic interference (EMI) shield for the electronic component, the upper surface and sides of substrate. Further, the integrated shield is integrated within the integrated shield electronic package. Thus, separate operations of mounting an electronic component package and then mounting a shield are avoided thus simplifying manufacturing and reducing overall assembly costs.
    Type: Grant
    Filed: January 4, 2021
    Date of Patent: December 19, 2023
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventors: Paul Mescher, Danny Brady
  • Patent number: 11848310
    Abstract: Various aspects of this disclosure provide a semiconductor device and a method of manufacturing a semiconductor device. As a non-limiting example, various aspects of this disclosure provide a semiconductor device comprising a stacked die structure and a method of manufacturing thereof.
    Type: Grant
    Filed: August 2, 2021
    Date of Patent: December 19, 2023
    Assignee: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE. LTD.
    Inventors: Won Geol Lee, Won Chul Do, Ji Hun Yi
  • Patent number: 11842970
    Abstract: A semiconductor device structure and a method for manufacturing a semiconductor device. As a non-limiting example, various aspects of this disclosure provide a semiconductor device structure (e.g., a sensor device structure), and method for manufacturing thereof, that comprises a three-dimensional package structure free of wire bonds, through silicon vias, and/or flip-chip bonding.
    Type: Grant
    Filed: September 13, 2021
    Date of Patent: December 12, 2023
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Jong Sik Paek, No Sun Park
  • Patent number: 11830823
    Abstract: In one example, an electronic device includes a substrate having a conductive structure. The conductive structure includes a substrate inward terminal at a first side of the substrate and a substrate outward terminal at a second side of the substrate. The substrate includes a dielectric structure with a first opening is at the second side. An electronic component is at the first side of the substrate and is electrically coupled to the substrate inward terminal, and an encapsulant encapsulates the electronic component. The substrate outward terminal comprises one of a multi-via terminal or a multi-stage via. The multi-via terminal includes pad conductive vias in the first opening a pad dielectric via interposed between the pad conductive vias in the first opening and a conductor comprising a conductor top side with micro dimples over the pad conductive vias and the pad dielectric via.
    Type: Grant
    Filed: September 9, 2020
    Date of Patent: November 28, 2023
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Tae Ki Kim, Jae Beom Shim, Min Jae Yi, Yi Seul Han, Young Ju Lee, Kyeong Tae Kim