Patents Assigned to Analog Devices, Inc.
-
Patent number: 8659349Abstract: A control circuit for use with a four terminal sensor, the sensor having first and second drive terminals and first and second measurement terminals, the control circuit arranged to drive at least one of the first and second drive terminals with an excitation signal, to sense a voltage difference between the first and second measurement terminals, and control the excitation signal such that the voltage difference between the first and second measurement terminals is within a target range of voltages, and wherein the control circuit includes N poles in its transfer characteristic and N?1 zeros in its transfer characteristic such that when a loop gain falls to unity the phase shift around a closed loop is not substantially 2? radians or a multiple thereof, where N is greater than 1.Type: GrantFiled: September 25, 2012Date of Patent: February 25, 2014Assignee: Analog Devices, Inc.Inventors: Colin Lyden, Donal Bourke, Dennis A. Dempsey, Dermot G. O'Keeffe, Patrick Kirby
-
Patent number: 8659341Abstract: A system and method to level-shift multiple signals from a first voltage domain to a second voltage domain with minimized silicon area. A level-shifting system may be organized by implementing a static level-shifter coupled to a plurality of dynamic level-shifters. The static level-shifter may provide a voltage control signal for each of the dynamic level-shifters. Each of the dynamic level-shifters may level-shift an individual input signal from a first voltage domain to a second voltage domain.Type: GrantFiled: May 2, 2011Date of Patent: February 25, 2014Assignee: Analog Devices, Inc.Inventor: David Foley
-
Patent number: 8659373Abstract: Disclosed is a micro-electro-mechanical switch, including a substrate having a gate connection, a source connection, a drain connection and a switch structure, coupled to the substrate. The switch structure includes a beam member, an anchor and a hinge. The beam member having a length sufficient to overhang both the gate connection and the drain connection. The anchor coupling the switch structure to the substrate, the anchor having a width. The hinge coupling the beam member to the anchor at a respective position along the anchor's length, the hinge to flex in response to a charge differential established between the gate and the beam member. The switch structure having gaps between the substrate and the anchor in regions proximate to the hinges.Type: GrantFiled: October 9, 2012Date of Patent: February 25, 2014Assignee: Analog Devices, Inc.Inventors: Denis Ellis, Padraig Fitzgerald, Jo-ey Wong, Raymond Goggin, Richard Tarik Eckl
-
Patent number: 8654226Abstract: A gated-clock shift register including a series of clocked flip-flops with preceding outputs connected to subsequent inputs as a horizontal digital shift register. Each flip-flop (or other state holding device) includes a clock buffer between the respective flip-flop's clock, and the global clock. Each clock buffer propagates the clock signal when it determines the associated flip-flop will have a state change during that clock cycle (e.g., via an XOR of the flip-flops input and output signals). In the absence of a state change, that buffer does not propagate the clock signal, essentially only clocking the relevant flip-flops. Further, the clock buffer may be implemented with only NMOS devices (or alternatively, only PMOS devices), which offers power savings over an otherwise required CMOS implementation.Type: GrantFiled: March 16, 2011Date of Patent: February 18, 2014Assignee: Analog Devices, Inc.Inventor: Steven Decker
-
Patent number: 8653996Abstract: A sigma-delta analog-to-digital converter (“?? ADC”) may include a loop filter, ADC, a feedback digital-to-analog converter (“DAC”), and a control circuit. The feedback DAC may include several unit elements (resistors, capacitors, or current sources) that, ideally, are identical to each other but vary due to mismatch errors introduced during manufacture. Mismatch errors may introduce signal errors that generate undesirable noise frequencies and non-linearities in a ?? ADC output signal. Embodiments of the present invention provide a stability corrected second order shuffler that allows for the shaping of the frequency response by the ?? ADC to reduce the effect of the mismatch error between DAC unit elements. The second order shuffler may include accumulation correctors, to suppress saturation for accumulators within the shuffler. The suppression may compress the range of accumulation values for each accumulator while maintaining context for the values to stabilize operation of the second order shuffler.Type: GrantFiled: November 26, 2012Date of Patent: February 18, 2014Assignee: Analog Devices, Inc.Inventors: Gabriel Banarie, Adrian Sherry
-
Publication number: 20140043092Abstract: A switch may include a MOS transistor alternatively operating in an ON phase and an OFF phase, a first voltage level shifter, and a second voltage level shifter. The MOS transistor may include a source for receiving an input signal, a drain for connecting to a load, and a gate. The first voltage level shifter may be selectively coupled between the source and the gate during the ON phase, and the second voltage level shifter may be selectively coupled between the gate and the source during the OFF phase.Type: ApplicationFiled: October 22, 2013Publication date: February 13, 2014Applicant: Analog Devices, Inc.Inventor: Ahmed Mohamed Abdelatty ALI
-
Publication number: 20140043715Abstract: An amplifier includes a fault protection control circuit biased from the signal pin and a fault protection circuit including a first PMOS transistor and a second PMOS transistor. The sources and bodies of the first and second PMOS transistors can be connected to one another, the drain of the first PMOS transistor can be connected to the amplifier's output, and the drain of the second PMOS transistor can be connected to a signal pin. During normal operating conditions, the fault protection control circuit can turn on the first and second PMOS transistors. However, the fault protection control circuit can turn off the first PMOS transistor and turn on the second PMOS transistor when an overvoltage condition is detected, and can turn on the first PMOS transistor and turn off the second PMOS transistor when an undervoltage condition is detected, even when the integrated circuit is unpowered.Type: ApplicationFiled: August 8, 2012Publication date: February 13, 2014Applicant: Analog Devices, Inc.Inventors: Gavin P. Cosgrave, Javier Alejandro Salcedo, Yuhong Huang, David J. Clarke, Minsheng Li
-
Patent number: 8646308Abstract: A method for self-testing a dual-mass linear accelerometer in which a self-test voltage is applied to urge the two masses to move in opposite directions. Self-test signals are then applied to obtain a differential mode signal to detect masses repositioned in opposing directions. During testing, common disturbances to the two masses are rejected as common mode signals.Type: GrantFiled: April 5, 2010Date of Patent: February 11, 2014Assignee: Analog Devices, Inc.Inventor: Michael Mueck
-
Patent number: 8648952Abstract: Timing generators and methods of generating timing signals are disclosed. In one implementation, a timing generator for an imaging device includes a timing generator memory configured to store timing information, a timing core coupled to the timing generator memory and configured to read the timing information from the timing generator memory, and a processor core coupled to the timing core and configured to control a plurality of counters. The timing core can be further configured to generate a plurality of timing patterns based on the timing information and the plurality of counters. The timing generator can also be configured to generate a plurality of toggle positions for a plurality of timing signals based on the plurality of timing patterns.Type: GrantFiled: February 14, 2011Date of Patent: February 11, 2014Assignee: Analog Devices, Inc.Inventors: Bin Huo, Yimiao Zhao, Xianglun Leng, Ankit Khandelwal, Yong Wang
-
Publication number: 20140035543Abstract: A switching power supply control system may include logic to generate a greater number of second switching control signals in response to a first number of original switching control signals. For example, the logic may increase the number of phases that may be controlled by an existing switching power supply controller. The logic may be configured to steer feedback signals from the increased number of phases back to original feedback inputs on the controller.Type: ApplicationFiled: October 11, 2013Publication date: February 6, 2014Applicant: Analog Devices, Inc.Inventors: Tod F. Schiff, Jerry Z. Zhai, Kean Pan
-
Publication number: 20140034104Abstract: Embodiments of the present invention provide an integrated circuit system including a first active layer fabricated on a front side of a semiconductor die and a second pre-fabricated layer on a back side of the semiconductor die and having electrical components embodied therein, wherein the electrical components include at least one discrete passive component. The integrated circuit system also includes at least one electrical path coupling the first active layer and the second pre-fabricated layer.Type: ApplicationFiled: September 30, 2013Publication date: February 6, 2014Applicant: Analog Devices, Inc.Inventors: Alan J. O'DONNELL, Santiago IRIARTE, Mark J. MURPHY, Colin G. LYDEN, Gary CASEY, Eoin Edward ENGLISH
-
Patent number: 8643436Abstract: Techniques to generate boosted multi-level switched output voltages from a boosted multi-level Class D amplifier. The amplifier may include a multi-level H-bridge, which may include pairs of transistor switches coupled to a first, second, and third supply potential. The second supply potential may be a boosted representation of the first supply potential. The amplifier may receive an input signal, and from the input signal may generate pulse-modulated control signals to control the switching for the transistor switches of the multi-level H-bridge. The amplifier may generate the boosted multi-level switched output voltages from output nodes of the multi-level H-bridge.Type: GrantFiled: November 22, 2011Date of Patent: February 4, 2014Assignee: Analog Devices, Inc.Inventors: Jinhua Ni, Dan Li
-
Patent number: 8643527Abstract: A switched-capacitor digital-to-analog converter (DAC) circuit can include first and second sets of capacitors, an amplifier, a reference signal generator and interconnecting switches. The first and second sets of capacitors can be connected to first and second analog input signals responsive to a first clock signal, and to first and second reference voltages responsive to a second clock signal and digital control signals. The amplifier can be connected to the first and second sets of capacitors in response to the second clock signal. The reference signal generator can provide to the first and second sets of capacitors, responsive to the first clock signal, a common-mode reference signal to set a common-mode voltage at inputs of the amplifier, and can include components to replicate the operation of the first and second sets of capacitors. The switched-capacitor DAC circuit can be used to implement a multiplying DAC in a pipeline analog-to-digital converter.Type: GrantFiled: February 17, 2012Date of Patent: February 4, 2014Assignee: Analog Devices, Inc.Inventor: Stephen Robert Kosic
-
Patent number: 8638139Abstract: A phase locked loop (PLL) based frequency sweep generator and methods for performing a frequency sweep are disclosed. In one implementation, the frequency sweep generator includes a circuit configured to generate a signal having a saw-tooth wave frequency ramp. The saw-tooth wave frequency ramp includes a rising portion and a resetting portion. The resetting portion has a shorter duration than the rising portion and includes a plurality of steps for decrementing the frequency of the signal.Type: GrantFiled: September 9, 2011Date of Patent: January 28, 2014Assignee: Analog Devices, Inc.Inventors: Michael Keaveney, Patrick Walsh
-
Patent number: 8637899Abstract: A high voltage isolation protection device for low voltage communication interface systems in mixed-signal high voltage electronic circuit is disclosed. According to one aspect, the protection device includes a semiconductor structure configured to provide isolation between low voltage terminals and protection from transient events. The protection device includes a thyristor having an anode, a cathode, and a gate, and a thyristor cathode-gate control region that is built into the protection device. The protection device is configured to provide multiple built-in path-up to power-high terminals and path-down to power-low terminals at different voltage levels. The protection device also includes independently built-in discharge paths to the common substrate that is connected to a different power-low voltage reference. The conduction paths may be built into a single structure with dual isolation regions.Type: GrantFiled: June 8, 2012Date of Patent: January 28, 2014Assignee: Analog Devices, Inc.Inventor: Javier A. Salcedo
-
Patent number: 8638166Abstract: Apparatus and methods for notch filtering are provided. In certain implementations, an amplifier includes amplification stages for providing signal amplification, chopper circuitry for generating a chopped signal by chopping an amplified signal associated with the amplification stages at a chopping frequency, and a time-interleaved finite impulse response (FIR) notch filter for notching frequency components of the chopped signal near the chopping frequency. The time-interleaved FIR notch filter includes a plurality of FIR filters configured to sample the chopped signal at a sampling rate of about twice the chopping frequency. The FIR filters are interleaved in time to reduce sampling error. Additionally, the time-interleaved FIR notch filter includes an infinite impulse response (IIR) filter configured to average samples taken by respective ones of the FIR filters and to integrate the averaged samples to generate the time-interleaved FIR notch filter's output signal.Type: GrantFiled: June 13, 2012Date of Patent: January 28, 2014Assignee: Analog Devices, Inc.Inventor: Fazil Ahmad
-
Patent number: 8638156Abstract: A switch circuit can include an impedance selection switch and a multi-output-resistance switch driver. The impedance selection switch can electrically connect an impedance to an input of an amplifier in response to a driver output signal, and include at least one transistor. The multi-output-impedance switch driver may provide the driver output signal to the switch, and have a first, relatively higher output resistance when providing a first logic state of the driver output signal to turn on the switch, and a second, relatively lower output resistance when providing a second logic state of the driver output signal to turn off the switch. The ratio of the first output resistance to the second output resistance can be greater than a selected predetermined ratio value.Type: GrantFiled: August 5, 2011Date of Patent: January 28, 2014Assignee: Analog Devices, Inc.Inventors: Hajime Shibata, Wenhua Yang, David Alldred
-
Patent number: 8631700Abstract: A method and apparatus for sensing movement resonates a primary member in a flexure mode at a given frequency, thus causing the primary member to have top and bottom portions that resonate at substantially about zero Hertz. The method also secures the bottom portion to a first substrate, and mechanically constrains the top portion while resonating in the flexure mode to substantially eliminate vibrations in the top portion. Finally, the method generates a changing capacitance signal in response to movement of the primary member. When generating this changing capacitance signal, the primary member resonates in a bulk mode at a given frequency.Type: GrantFiled: November 5, 2010Date of Patent: January 21, 2014Assignee: Analog Devices, Inc.Inventors: Firas N. Sammoura, William D. Sawyer
-
Patent number: 8633682Abstract: A switching power supply controller which includes at least one switching element, and controls a switching cycle during which the switching elements are switched on and off to regulate the power supply's output voltage. The controller has a feedback signal which represents the output voltage, and a circuit node which conducts a current that is higher during a second portion of the switching cycle than it is during a first portion, such that the feedback signal varies with the current conducted by the node. To overcome feedback signal inaccuracies, a sampling circuit samples a signal which varies with the feedback signal only during the first portion of the switching cycle; the controller then regulates the output voltage in response to the sampled signal. The sampling circuit may be further arranged to produce an output which approximates the portion of the feedback signal waveform which is not sampled.Type: GrantFiled: January 6, 2010Date of Patent: January 21, 2014Assignee: Analog Devices, Inc.Inventor: Kenneth G. Richardson
-
Patent number: 8633741Abstract: A reset circuit comprising: a first depletion mode device having a first terminal coupled to a node at a reset voltage and a second terminal for providing a reset signal to at least one device; and a control circuit arranged to switch the first depletion mode device into a high impedance state after a first predetermined period.Type: GrantFiled: October 4, 2011Date of Patent: January 21, 2014Assignee: Analog Devices, Inc.Inventors: George Redfield Spalding, Jr., Roger Peppiette, Finbarr Christopher O'Leary