Patents Assigned to Broadcom Corporation
  • Publication number: 20080130779
    Abstract: Apparatus, methods and systems for compensating for an I/Q imbalance may include compensating for an imbalance between a first component of a data signal and a second component of the data signal. The data signal may be modulated by a carrier signal having a frequency error. The first component may be characterized by at least one parameter. The method may include receiving the data and carrier signals; selecting a value for the parameter such that the frequency domain energy at negative frequencies is reduced; and modifying at least one of the components based on the value.
    Type: Application
    Filed: November 13, 2007
    Publication date: June 5, 2008
    Applicant: Broadcom Corporation
    Inventors: Zak Levi, Eliahu Shusterman
  • Publication number: 20080129332
    Abstract: A communication system includes an integrated circuit (IC) die having an on-chip source termination. The on-chip source termination can be a non-precision resistor, such as an unsilicided poly resistor, or any other suitable termination. As compared to an off-chip source termination, the on-chip source termination can reduce voltage peaking and/or voltage overshoot in the IC die and/or at a load that is connected to the IC die. The IC die can further include a line driver to provide a source current. A bias generator can be included to provide a bias current to the line driver. The bias generator can include a first current source coupled to an off-chip resistor and a second current source coupled to an on-chip resistor. An output voltage of the IC die can be adjusted by manipulating a trim control of the off-chip resistor and/or a trim control of the on-chip resistor.
    Type: Application
    Filed: October 31, 2007
    Publication date: June 5, 2008
    Applicant: Broadcom Corporation
    Inventor: Kevin T. Chan
  • Publication number: 20080133997
    Abstract: Turbo decoder employing ARP (almost regular permutation) interleave and inverse thereof as de-interleave. A novel means is presented herein by which a common module can perform both ARP interleaving and ARP de-interleaving during turbo decoding processing. A novel approach is presented that allows a common structure to perform both the interleaving and de-interleaving operations. In some embodiments, certain ARP interleaving parameters are processed to generate ARP de-interleaving parameters. In even other embodiments, certain ARP interleaving parameters are processed to generate an algebraic, closed form ARP de-interleaver function that can be employed during turbo decoding processing. This novel approach obviates the need for extremely large pre-computed look-up-tables. Moreover, this novel approach can accommodate many different interleaves and information block sizes with very little overhead.
    Type: Application
    Filed: January 25, 2007
    Publication date: June 5, 2008
    Applicant: Broadcom Corporation, a California Corporation
    Inventors: Tak K. Lee, Ba-Zhong Shen
  • Publication number: 20080129263
    Abstract: A method and apparatus is disclosed for an internal control circuit that switches transistors rapidly on and off to stabilize the output voltage or current of a switch-mode power supply (SMPS). The internal control circuit uses analog and digital signals to regulate the output voltage of the switch-mode power supply. The internal control circuit adjusts the output voltage using pulse width modulation. The duty cycle of the pulse is based upon the comparison of the output voltage and a reference level.
    Type: Application
    Filed: December 5, 2006
    Publication date: June 5, 2008
    Applicant: Broadcom Corporation
    Inventors: Sridhar Kotikalapoodi, James Zeng, Farzan Roohparvar
  • Patent number: 7382803
    Abstract: A high-speed serial demultiplexer receives over four high-speed serial data lines at a nominal rate of 10 GBPS and demultiplexes the data to 16 lines with a rate of 2.5 GHz each. The demultiplexer circuits are configured as two D type latches, one of which latches data on the positive edge of a 5 GHz clock, the other of which latches every other bit of the 10 GBPS data on the negative edge of the 5 GHz clock, alternating with the first D latch. Each of the two D latches is configured as a master-slave flip-flop that includes a master D latch and a slave D latch. The master receives the data at the 10 GBPS rate and clocks every other bit to its output using an edge of the 5 GHz clock (the positive edge for one of the D-latches, the negative for the other). The slave clocks the data form the master to its output on the opposite edge of the clock following the master.
    Type: Grant
    Filed: May 27, 2003
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventor: Jun Cao
  • Patent number: 7382827
    Abstract: Directly computing Feed Forward Equalizer (FFE) coefficients and Feed Back Equalizer (FBE) coefficients of a Decision Feedback Equalizer (DFE) from a channel estimate. The FBE coefficients have an energy constraint. A recursive least squares problem is formulated based upon the DFE configuration, the channel estimate, and the FBE energy constraint. The recursive least squares problem is solved to yield the FFE coefficients. The FFE coefficients are convolved with a convolution matrix that is based upon the channel estimate to yield the FBE coefficients. A solution to the recursive least squares problem is interpreted as a Kalman gain vector. A Kalman gain vector solution to the recursive least squares problem may be determined using a Fast Transversal Filter (FTF) algorithm.
    Type: Grant
    Filed: March 25, 2005
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Nabil R. Yousef, Ricardo Merched
  • Patent number: 7383549
    Abstract: The computational load imposed by communications software executed on a general purpose processor can be significantly reduced by exploiting periods during an active connection when no data is being received. In particular, execution of many receive path signal processing algorithms can be disabled when no data is being received. The transmit path continues output modulation as with a normal connection, so as to trick a remote communications device into believing the connection is still normal. However, substantial portions of the local receive path can be disabled, thereby reducing computational load on the general purpose processor and freeing additional compute cycles for application and/or operating system program use.
    Type: Grant
    Filed: July 12, 2004
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventor: Zarko Draganic
  • Patent number: 7382296
    Abstract: Aspects of the invention provide a system for a mixed analog-digital automatic gain control. The received analog signal is amplified by the analog amplifier and then converted to a digital value by an ADC. A clamp reference level of the converted signal is removed prior to applying a digital gain to a digital multiplied. Once the digital gain is applied, the clamp reference level is restored to the digital signal. A loop filter determines the system time response from the error between an amplitude parameter of the received signal and an AGC reference level. A gain separation circuit generates the system gain and separates it into a digital gain and an analog gain in a way to maximize the use of the analog amplifier. The analog gain is applied to the analog amplifier and the digital gain is applied to the digital multiplier.
    Type: Grant
    Filed: April 20, 2005
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Brad Delanghe, Aleksandr Movshovich
  • Patent number: 7382024
    Abstract: A P-type metal oxide semiconductor (PMOS) device can include an N-well that does not extend completely throughout the active region of the PMOS device. For example, the PMOS device can be fabricated using a masking step to provide an N-well having an inner perimeter and an outer perimeter. The inner perimeter of the N-well surrounds at least a portion of the active region of the PMOS device. According to an embodiment, the inner perimeter of the N-well surrounds the entire active region. The PMOS device can include a deep N-well in contact with the N-well.
    Type: Grant
    Filed: January 3, 2007
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Akira Ito, Henry K Chen
  • Patent number: 7383493
    Abstract: LDPC (Low Density Parity Check) coded modulation hybrid decoding using non-Gray code maps for improved performance. Check node updating and symbol node updating are successively and alternatively performed on bit edge messages for a predetermined number of decoding iterations or until sufficient degree of precision is achieved. The symbol node updating of the bit edge messages uses symbol metrics corresponding to the symbol being decoded and the bit edge messages most recently updated by check node updating. The check node updating of the bit edge messages uses the bit edge messages most recently updated by symbol node updating. The symbol node updating computes possible soft symbol estimates. LDPC coded modulation hybrid decoding can decode an LDPC-BICM (Low Density Parity Check-Bit Interleaved Coded Modulation) signal having a symbol mapped using non-Gray code mapping. By using the non-Gray code mapping, a performance improvement is achieved over an only Gray code mapping system.
    Type: Grant
    Filed: March 16, 2004
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Ba-Zhong Shen, Hau Thien Tran, Kelly Brian Cameron
  • Patent number: 7383485
    Abstract: Fast min*? (min-star-minus) or max*? (max-star-minus) circuit in LDPC (Low Density Parity Check) decoder. A novel and efficient approach by which certain of the calculations required to perform check node processing within various types of decoders is presented. The functionality and architectures presented herein are applicable to LDPC decoders and may also be employed within other types of decoders that are operable to decode other types of coded signals as well. The parallel and sometimes simultaneous calculation and determination of certain parts of the overall resultant of the max*? and/or min*? processing allows for very fast operation when compared to prior art approaches.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Hau Thien Tran, Kelly Brian Cameron, Ba-Zhong Shen
  • Patent number: 7383487
    Abstract: IPHD (Iterative Parallel Hybrid Decoding) of various MLC (Multi-Level Code) signals. Various embodiments are provided by which IPHD may be performed on MLC LDPC (Multi-Level Code Low Density Parity Check) coded modulation signals mapped using a plurality of mappings. This IPHD may also be performed on MLC LDPC coded modulation signals mapped using only a singe mapping as well. In addition, various embodiments are provided by which IPHD may be performed on ML TC (Multi-Level Turbo Code) signals. These principles of IPHD, shown with respect to various embodiments IPHD of MLC LDPC coded modulation signals as well as the IPHD of ML TC signals, may be extended to performing IPHD of other signal types as well. Generally speaking, based on the degree of the MLC signal, a corresponding number of parallel paths operate in cooperation to decode the various levels of the MLC signal.
    Type: Grant
    Filed: December 20, 2004
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Ba-Zhong Shen, Hau Thien Tran, Kelly Brian Cameron
  • Patent number: 7383139
    Abstract: According to one exemplary embodiment, a synchronous power gauge is coupled to a processor for determining total charge consumed from a power source in an electronic device. The synchronous power gauge includes a controller for receiving a synch signal that indicates whether the electronic device is in an operating power mode or a low power mode. The synchronous power gauge further includes an analog to digital converter controlled by the controller and is configured to process a signal associated with current drawn from the power source when the electronic device is in the operating power mode. An accumulator coupled to the analog to digital converter maintains and updates a sum of digital outputs provided by the analog to digital converter when the electronic device is in the operating power mode. The processor uses the sum of digital outputs to determine the total charge consumed from the power source.
    Type: Grant
    Filed: January 3, 2007
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventor: Ken G. C. Yang
  • Patent number: 7382791
    Abstract: A home wireless router establishes a Wireless Local Area Network (WLAN) that supports wireless communications within a WLAN service area. The home wireless router establishes broadband communications via a broadband connection with a VoIP service accumulator. The home wireless router services a plurality of wireless terminals within the WLAN service area, including at least one Voice over Internet Protocol (VoIP) wireless terminal. The home wireless router receives a query from the VoIP service accumulator requesting information regarding the home wireless router's prior servicing of (or ability to service) VoIP calls. In response, the home wireless router responds to the VoIP service accumulator with information regarding the home wireless router's prior servicing of (or ability to service) VoIP calls.
    Type: Grant
    Filed: June 1, 2004
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventor: Jeffrey L. Thermond
  • Patent number: 7382924
    Abstract: Presented herein are systems and methods for pixel reordering and selection. A decoded frame is stored in a frame buffer with a particular pixel order and byte order. A pixel feeder fetches portions of the decoded frame and stores portions of the frame in a double buffer with the same pixel order and byte order. An endian swizzle converts the byte ordering to a predetermined format, as needed. Reordering logic changes the pixel order to a predetermined order. Selection logic selects luma and chroma pixels from fetched pixels and provides the luma pixels to a luma pixel register, chroma Cr pixels to a chroma Cr pixel register, and chroma Cb pixels to a chroma Cb pixel register.
    Type: Grant
    Filed: November 13, 2003
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Mallinath Hatti, Lakshmanan Ramakrishnan
  • Patent number: 7383038
    Abstract: Modular, portable data collection terminals are disclosed for use in mixed wireless and hard-wired RF communication networks, wherein various radio transmitter modules and associated antennas may be selectively added to a base terminal unit to solve networking problems associated with specific types of business environments. Modularity exists in both the hardware (splitting data collection and processing control circuitry from radio transceiver control circuitry) and software (splitting transceiver-specific, lower level communication protocol from generic, higher 1 vel communication protocol). The control circuitry, including associated microprocessors devices, interact to selectively activate communication circuits to perform necessary communication or data processing functions and enter and remain in a power-saving dormant state during other times. To support such dormant or “sleeping” states, a series of communication protocols provide for channel access to the communication network.
    Type: Grant
    Filed: July 18, 2003
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Steven E. Koenck, Phillip Miller, Guy J. West, Ronald L. Mahany, Patrick W. Kinnney
  • Patent number: 7382202
    Abstract: An apparatus provides a local oscillator signal based on a selected channel of an RF input signal. For example, the apparatus can set a frequency of the local oscillator signal based on the selected channel. Digital circuitry can be used to generate the local oscillator signal. For instance, the digital circuitry can provide a digital representation of the local oscillator signal. A DAC can convert the digital representation to an analog signal. Other circuitry can provide first and second quadrature components of the local oscillator signal, based on the analog signal.
    Type: Grant
    Filed: October 2, 2006
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Steven Jaffe, Donald McMullin, Ramon Gomez
  • Patent number: 7382756
    Abstract: A system and method in which user management and radio management functionalities associated with a wireless network, such as an IEEE 802.11 wireless network, are integrated to provide wireless network services thereof. In general, according to the present invention disclosed herein, a link layer authentication module for linking a plurality of wireless network layers to one another is integrated with a network management module, such that the network management module and the link layer authentication module together form an integrated user and radio management module which provides wireless network services for the wireless network. The use of link layer authentication under the IEEE 802.1x standard can be integrated with network management functionality thereof in order to associate both and provide a variety of useful wireless network services.
    Type: Grant
    Filed: May 5, 2003
    Date of Patent: June 3, 2008
    Assignee: Broadcom Corporation
    Inventors: Simon Barber, Roy Petruschka, Edward Rodriguez de Castro
  • Publication number: 20080125058
    Abstract: A RF receiver includes a low noise amplifier and blocking module, a down conversion module, and a local oscillation module. The low noise amplifier and blocking module is coupled to receive an inbound RF signal, wherein the amplified inbound RF signal includes a desired RF signal component and a blocking RF signal component; attenuate the blocking RF signal component of the amplified inbound RF signal; and pass, substantially unattenuated and amplified, the desired RF signal component of the inbound RF signal to produce a desired inbound RF signal. The down conversion module is coupled to convert desired inbound RF signal into an inbound signal based on a receive local oscillation. The local oscillation module is coupled to produce the receive local oscillation, wherein the local oscillation module includes a notch filter module coupled to attenuate signal components of the receive local oscillation at frequencies corresponding to harmonics of the blocking RF signal component.
    Type: Application
    Filed: September 26, 2006
    Publication date: May 29, 2008
    Applicant: Broadcom Corporation, a California Corporation
    Inventor: Ahmadreza (Reza) Rofougaran
  • Publication number: 20080123568
    Abstract: A cable modem includes a cable transceiver that provides bidirectional broadband access to a wide area network in accordance with a first wired communication protocol. A radio frequency (RF) transceiver provides bidirectional communication with a wireless telephone over a radio frequency link. A memory module stores a voice over internet protocol (VoIP) application. A processing module executes the VoIP application to provide VoIP service to the wireless telephone via the cable network.
    Type: Application
    Filed: September 26, 2006
    Publication date: May 29, 2008
    Applicant: Broadcom Corporation, a California Corporation
    Inventor: Ahmadreza Rofougaran