Patents Assigned to Broadcom
  • Publication number: 20030187894
    Abstract: A decimation system comprising a plurality, L, of cascaded Finite Impulse Response (FIR) decimation filters. Each decimation filter has a transfer function of the form H(z)=(1+z−1)N, where N is an integer. Each FIR decimation filter performs decimation by a common factor I. The cascaded FIR decimation filters together achieve a decimation result substantially identical to that of an Nth-order CIC filter (that is, a CIC filter having N integrator stages) that performs decimation by a factor IL.
    Type: Application
    Filed: March 27, 2002
    Publication date: October 2, 2003
    Applicant: Broadcom Corporation
    Inventor: Minsheng Wang
  • Publication number: 20030184380
    Abstract: Provided is a circuit to perform single-ended to differential conversion while providing common-mode voltage control. The circuit includes a converter to convert a single-ended signal to a differential signal and a stabilizing circuit adapted to receive the differential signal. The stabilizing circuit includes a sensor configured to sense a common-mode voltage level of the differential signal and a comparator having an output port coupled to the converter. The comparator is configured to compare the differential signal common-mode voltage level with a reference signal common-mode voltage level and produce an adjusting signal based upon the comparison. The adjusting signal is applied to the converter via the output port and is operative to adjust a subsequent common-mode voltage level of the differential signal.
    Type: Application
    Filed: March 26, 2002
    Publication date: October 2, 2003
    Applicant: Broadcom Incorporated
    Inventors: Jan Mulder, Marcel Lugthart, Chi-Hung Lin
  • Publication number: 20030185327
    Abstract: A phase rotator generates an output signal having plurality of possible output phases with reduced phase jitter. The low jitter phase rotator includes a plurality of differential amplifiers configured to receive a plurality of input differential signals having different phases, and configured to generate a plurality of weighted signals responsive to the plurality of input differential signals. A plurality of digital-to-analog converters (DAC) are arranged into a plurality of groups, each group of DACs configured to provide current for one of the corresponding differential amplifiers. The number of active DACs in each group of DACs determines a relative weighting of the weighted signals, where relative weighting determining an output phase of an output signal of the phase rotator. The DACs are configured to adjust the output phase of the phase rotator. At a kth phase, N/4 adjacent DACs are activated that are indexed as m0, m1, . . . m((N/4)−1), wherein N is the number of said plurality of DACs.
    Type: Application
    Filed: April 25, 2002
    Publication date: October 2, 2003
    Applicant: Broadcom Corporation
    Inventor: Chun Ying Chen
  • Publication number: 20030185391
    Abstract: Methods and apparatus are provided for implementing a cryptography accelerator for performing operations such as hash operations. The cryptography accelerator recognizes characteristics associated with input data and retrieves an instruction set for processing the input data. The instruction set is used to configure or control components such as MD5 and SHA-1 hash cores, XOR components, memory, etc. By providing a cryptography accelerator with access to multiple instruction sets, a variety of hash operations can be performed in a configurable cryptographic accelerator.
    Type: Application
    Filed: December 24, 2002
    Publication date: October 2, 2003
    Applicant: Broadcom Corporation
    Inventors: Zheng Qi, Ronald Squires, Mark Buer, David K. Chin
  • Publication number: 20030184646
    Abstract: A system for generating multiple synthesized clocks having an input terminal for receiving a reference signal, a phase locked loop circuit coupled to the input signal terminal, where the phase locked loop circuit is capable of generating a plurality of output signals that are frequency locked to the reference signal and having a plurality of different phases, a phase rotator coupled to the phase locked loop circuit, where the phase rotator generates an even greater plurality of phases.
    Type: Application
    Filed: April 25, 2002
    Publication date: October 2, 2003
    Applicant: Broadcom Corporation
    Inventors: Siavash Fallahi, Chun Ying Chen, Mark J. Chambers
  • Patent number: 6629218
    Abstract: A memory controller may include a request queue for receiving transaction information (e.g. the address of the transaction) and a channel control circuit. A control circuit for the request queue may issue addresses from the request queue to the channel control circuit out of order, and thus the memory operations may be completed out of order. The request queue may shift entries corresponding to transactions younger than a completing transaction to delete the completing transaction's information from the request queue. However, a data buffer for storing the data corresponding to transactions may not be shifted. Each queue entry in the request queue may store a data buffer pointer indicative of the data buffer entry assigned to the corresponding transaction. The data buffer pointer may be used to communicate between the channel control circuit, the request queue, and the control circuit. In one implementation, the request queue may implement associative comparisons of information in each queue entry (e.g.
    Type: Grant
    Filed: July 9, 2002
    Date of Patent: September 30, 2003
    Assignee: Broadcom Corporation
    Inventor: James Y. Cho
  • Patent number: 6628224
    Abstract: An analog to digital converter includes a first amplifier array connected to taps from a reference ladder, a second amplifier array, wherein each amplifier in the first amplifier array is connected to only two amplifiers of the second amplifier array, a third amplifier array, wherein each amplifier in the second amplifier array is connected to only two amplifiers of the third amplifier array, and an encoder connected to outputs of the third amplifier array that converts the outputs to an N-bit digital signal.
    Type: Grant
    Filed: May 24, 2002
    Date of Patent: September 30, 2003
    Assignee: Broadcom Corporation
    Inventors: Jan Mulder, Christopher Michael Ward
  • Patent number: 6628149
    Abstract: A method of providing bias voltages for input output connections on low voltage integrated circuits. As integrated circuit voltages drop generally so does the external voltages that those circuits can handle. By placing input and output devices, in series, external voltages can be divided between the devices thereby reducing junction voltages seen by internal devices. By using external voltages as part of a biasing scheme for integrated circuit devices, stress created by the differential between external voltages and internal voltages can be minimized. Additionally device wells can be biased so that they are at a potential that is dependent on the external voltages seen by the low voltage integrated circuit.
    Type: Grant
    Filed: January 9, 2002
    Date of Patent: September 30, 2003
    Assignee: Broadcom Corporation
    Inventor: Janardhanan S. Ajit
  • Patent number: 6628218
    Abstract: Methods and apparatuses for spectrally shaping mismatch errors in a multi-bit digital to analog converter (DAC). In an embodiment, the multi-bit DAC is constructed from K separate multi-element sub-DACs, where K and the number of elements in each sub-DAC are each preferably greater than two. A received digital input code is split into a set of K sub-codes corresponding to the digital input code. The set of K sub-codes can have one of at least N different sub-code orders that specify an order of each of the K sub-codes with respect to one another, where N>2. A sum of the K sub-codes equals the digital input code. One of the at least N different sub-code orders is selected using a shuffling algorithm. Then, each sub-code in the set of K sub-codes is output in accordance with the selected sub-code order.
    Type: Grant
    Filed: September 12, 2001
    Date of Patent: September 30, 2003
    Assignee: Broadcom Corporation
    Inventors: Todd L. Brooks, David S. P. Ho, Kevin L. Miller, Eric Fogleman
  • Publication number: 20030179711
    Abstract: Methods and systems for operating a physical layer device (“PHY”) in an Ethernet network include methods and systems for detecting active link partners and for selecting a mode of operation based on detected active link partners. The PHY monitors fiber link media and copper link media for active link partners. The PHY selects a mode of operation according to detected active link partners. For example, a copper mode of operation is selected, preferably through logic circuitry, when an active copper link partner is detected and an active fiber link partner is not detected. Similarly, a fiber mode of operation is selected, preferably through logic circuitry, when an active fiber link partner is detected and an active copper link partner is not detected. The PHY interfaces with the active copper link partner when the copper mode of operation is selected. Similarly, the PHY interfaces with the active fiber link partner when the fiber mode of operation is selected.
    Type: Application
    Filed: August 29, 2002
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventor: Gary S. Huff
  • Publication number: 20030179710
    Abstract: An Ethernet communication system device that switches between SGMII and GBIC modes of operation, without software intervention. For example, a physical layer device (“PHY”) for an Ethernet communication system that switches between SGMII and GBIC modes of operation, without software intervention, to match a link device mode of operation. The link device can be a Media Access Controller (“MAC”), a switch, an optical device, or the like. The PHY is coupled between the link device and a copper link media. The PHY can operate with a link device that has similar SGMII/GBIC switching capabilities. The PHY determines whether the link device is operating in SGMII or GBIC mode of operation. The link device mode of operation is then compared with a current PHY mode of operation. When the PHY mode of operation matches the link device mode of operation, the PHY continues to operate in the current PHY mode.
    Type: Application
    Filed: August 29, 2002
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventor: Gary S. Huff
  • Publication number: 20030179121
    Abstract: In a high order delta sigma modulator stage having integrators with pipelined cross coupled input circuits, the processing delay between an upstream integrator and a downstream integrator is decreased from a full cycle of a clock used to control the high order delta sigma modulator stage to a half cycle of the clock, while the processing delay between a quantizer and a portion of a digital-to-analog converter that provides feedback to the upstream integrator is increased by a half cycle of the clock.
    Type: Application
    Filed: March 24, 2003
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventor: Sandeep K. Gupta
  • Publication number: 20030179754
    Abstract: A network device for network communications is disclosed. The device includes at least one data port interface, the at least one data port interface supporting at least one ingress data port receiving data and at least one egress port transmitting data. The device also includes a memory communicating with the at least one data port interface and a memory management unit including a memory interface for communicating data from the at least one data port interface and the memory. The memory management unit comprises a scheduler and a prefetch scheduler and the memory comprises at least two queues for containing packet data. Additionally, the prefetch scheduler is configured to fetch packet data from a first queue of the at least two queues and placing the packet data on a second queue of the at least two queues and the scheduler is configured to fetch packet data from the second queue and send the packet data to the at least one egress port.
    Type: Application
    Filed: September 20, 2002
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventors: Laxman Shankar, Shekhar Ambe
  • Publication number: 20030182613
    Abstract: A logic circuit includes an interface and an error detection unit. The interface is configured to receive and transmit a data stream, wherein the data stream includes at least one of a variable length burst and a fixed length burst. The error detection unit is configured to detect an error detection code when a misalignment occurs within the data stream by calculating recursive terms.
    Type: Application
    Filed: September 5, 2002
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventor: Ngok Ying Chu
  • Publication number: 20030179709
    Abstract: Methods and systems for operating a physical layer device (“PHY”) in an Ethernet network include methods and systems for detecting active link partners and for selecting a mode of operation based on detected active link partners, without user intervention. The PHY monitors fiber link media and copper link media for active link partners. The PHY selects a mode of operation according to detected active link partners. For example, a serial gigabit media independent (“SGMII”) mode of operation is selected when an active copper link partner is detected and an active fiber link partner is not detected. Similarly, a serialize/deserialize (“SerDes”) pass-through mode of operation is selected when an active fiber link partner is detected and an active copper link partner is not detected. The PHY interfaces with the active copper link partner when the SGMII mode of operation is selected.
    Type: Application
    Filed: August 29, 2002
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventor: Gary S. Huff
  • Publication number: 20030179771
    Abstract: A physical layer device (PLD) includes a first serializer-deserializer (SERDES) device and a second SERDES device. Each SERDES device includes an analog portion with a serial port that is configured to communicate serial data with various network devices, and a digital portion that is configured to communicate parallel data with other various network devices. The PLD includes a first signal path that is configured to route serial data signals between the analog portions of the SERDES devices, bypassing the digital portions of the SERDES devices. Therefore, the SERDES devices can directly communicate serial data without performing parallel data conversion. A second signal path is configured to route recovered clock and data signals between the analog portions of the SERDES devices, but still bypassing the digital portions of the SERDES devices. The recovered clock and data signals are then regenerated before being transmitted over a network device.
    Type: Application
    Filed: March 21, 2003
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventors: Kevin T. Chan, Michael Q. Le
  • Publication number: 20030179816
    Abstract: The present invention relates to systems and methods for auto power down of transceivers operating using various speeds of connection. The present invention has a local transceiver connected to a remote transceiver via a plurality of wire pairs. The local transceiver is connected to its remote transceiver via a receive wire pair and a transmit wire pair. The local transceiver further comprises receive wire pair listening device connected to receive wire pair energy monitoring device and a system power down device. The local transceiver also comprises a signal transmission device for transmitting signals over the transmit wire pair to its remote transceiver. The remote transceiver may have a similar structure to the local transceiver. The receive wire pair listening device listens on the receive wire pair to determine if the remote transceiver is transmitting signals.
    Type: Application
    Filed: August 30, 2002
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventors: Gary S. Huff, Mark Berman
  • Publication number: 20030179556
    Abstract: An electrically and thermally enhanced die-up ball grid array (BGA) package is described. An integrated circuit (IC) package includes a first substrate, a second substrate, and a stiffener. A surface of the first substrate is attached to a first surface of the stiffener. A surface of the second substrate is attached to a second surface of the stiffener. An IC die may be attached to a second surface of the second substrate or to the second surface of the stiffener. Additional electronic devices may be attached to the second surface of the second substrate.
    Type: Application
    Filed: March 21, 2002
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventors: Sam Z. Zhao, Reza-ur R. Khan, Imtiaz Chaudhry
  • Publication number: 20030182346
    Abstract: A method and an apparatus for configuring arbitrary sized data paths comprising multiple context processing elements (MCPEs) are provided. Multiple MCPEs may be chained to form wider-word data paths of arbitrary widths, wherein a first ALU serves as the most significant byte (MSB) of the data path while a second ALU serves as the least significant byte (LSB) of the data path. The ALUs of the data path are coupled using a left-going, or forward, carry chain for transmitting at least one carry bit from the LSB ALU to the MSB ALU. The MSB ALU comprises configurable logic for generating at least one signal in response to a carry bit received over the left-going carry chain, the at least one signal comprising a saturation signal and a saturation value. The MCPEs of the data path use configurable logic to manipulate a resident bit sequence in response to the saturation signal transmitted thereby reconfiguring, or changing the operation of, the data path in response to the saturation signal.
    Type: Application
    Filed: February 27, 2003
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventor: Ethan A. Mirsky
  • Publication number: 20030181187
    Abstract: In a communications receiver for quadrature demodulation, a feedback technique for reducing the image response of the receiver. The communications receiver includes an I demodulator and a Q demodulator. A local oscillator (LO) signal is provided by a PLL to a quadrature LO generator that provides an LO_I signal to an I demodulator and an LO_Q signal to a Q demodulator. The LO_I and LO_Q signals are amplitude and phase-controlled versions of the LO signal. An image/signal ratio (I/S) detector detects the relative phase difference and the relative amplitude difference between the respective output terminals of the I demodulator and the Q demodulator and applies an amplitude control signal and a phase control signal to corresponding amplitude control and phase control inputs of the quadrature LO generator. The I/S detector calibrates the quadrature LO generator during the interstitial interval between the reception of data packets.
    Type: Application
    Filed: March 21, 2003
    Publication date: September 25, 2003
    Applicant: Broadcom Corporation
    Inventor: Bin Liu