Patents Assigned to Broadcom
  • Publication number: 20030152389
    Abstract: An optical line terminal (OLT) monitors and controls communications with a plurality of optical nodes (ONs), such as optical network units (ONUs) and/or optical network terminators (ONTs), within a passive optical network (PON), such as, but not exclusively, an Ethernet-based passive optical node (EPON). A tagging mechanism is implemented to identify an origin ON that introduces a frame into the PON segment linking the origin ON with the OLT. The origin ON produces a PON tag to associate its identifier (ON_ID) to the frame. The PON tag facilitates filtering and forwarding operations, and enables the physical layer interface (PHY) to the PON segment to emulate a point-to-point and/or shared communications link. The PON tag allows a MAC control layer to create virtual ports to traffic incoming and outgoing optical signals, and supply the virtual ports to a forwarding entity for frame filtering and forwarding.
    Type: Application
    Filed: January 29, 2003
    Publication date: August 14, 2003
    Applicant: Broadcom Corporation
    Inventors: Dolors Sala, John O. Limb, Ajay Chandra V. Gummalla
  • Publication number: 20030152155
    Abstract: Discrete multitone transmission assigns bits to tones for transmission. The bits are assigned using permutations of bits and tones that cycle through a sequence of permutations in successive frames.
    Type: Application
    Filed: February 8, 2002
    Publication date: August 14, 2003
    Applicant: Broadcom Corporation
    Inventor: Miguel Peeters
  • Patent number: 6606352
    Abstract: Requests are processed to transmit data packets upstream from a cable modem to a cable headend in a manner that minimizes the use of CPU operations and/or memory capacity. Data packets to be transmitted upstream are stored at the cable modem. The data packets each have a given transmission data byte length value. Burst profiles are received successively at the cable modem. Each time a new bust profile is received, a set of physical data length values corresponding to respective transmission data byte length values is calculated from the parameters of the received burst profile. The calculated set of physical data length values is stored in memory so the individual values can be retrieved from the transmission data byte length values again and again, rather than being re-calculated each time a conversion is made from transmission data byte length values to physical data length values. The same set of physical data length values is used until a new burst profile is received by the cable modem.
    Type: Grant
    Filed: February 27, 2001
    Date of Patent: August 12, 2003
    Assignee: Broadcom Corporation
    Inventors: John Daniel Horton, Jr., Scott Hollums, Chris Roussel
  • Publication number: 20030146503
    Abstract: Electrically, thermally and mechanically enhanced ball grid array (BGA) packages are described. An IC die is mounted on a first surface of a stiffener. A first surface of a substrate is attached to a second surface of the stiffener that is opposed to the first surface of the stiffener. A bond pad of the IC die is coupled to a contact pad on the first surface of the substrate with a wire bond. The wire bond is coupled over a recessed step region in the first surface of the stiffener and through a through-pattern in the stiffener that has an edge adjacent to the recessed step region. The through-pattern in the stiffener is one of an opening through the stiffener, a recessed portion in an edge of the stiffener, or other through-pattern.
    Type: Application
    Filed: October 31, 2002
    Publication date: August 7, 2003
    Applicant: Broadcom Corporation
    Inventors: Reza-ur Rahman Khan, Sam Ziqun Zhao
  • Publication number: 20030147399
    Abstract: An ATM network traffic shaper is implemented in hardware. The traffic shaper shapes transmit data on one or more virtual circuits (VCs) according to the specified quality of service (QoS) parameters. Thus, the traffic shaper provides for the delivery of associated data cells in accordance with the specified QoS parameters. The traffic shaper is scalable in that the number of supported VCs can be increased with a relatively small increase in the size of the device and associated logic gates. The traffic shaper supports constant bit rate (CBR), variable bit rate (VBR), and unknown bit rate (UBR) service types and generates cell transmit requests with zero cell delay variation (CDVT). The traffic shaper also provides very high resolution in terms of bit rate specification. Varying shaping resolutions are achieved by varying a shaping interval time (SIT) generated by a SIT counter.
    Type: Application
    Filed: July 16, 2002
    Publication date: August 7, 2003
    Applicant: Broadcom Corporation
    Inventor: Daniel J. Burns
  • Publication number: 20030146506
    Abstract: A system and method of assembling a ball grid array (BGA) package with IC die support is described. A stiffener is attached to a substrate that includes a centrally located opening with an integrated circuit (IC) die support structure removably held therein. An IC die is mounted to a central region of the stiffener. Further assembly process steps may be performed on the BGA package with IC die support. The IC die support structure is removed from the centrally located opening. In aspects of the invention, the IC die support structure is removably held in the opening by an adhesive tape or by one or more substrate tabs.
    Type: Application
    Filed: October 31, 2002
    Publication date: August 7, 2003
    Applicant: Broadcom Corporation
    Inventors: Reza-ur Rahman Khan, Sam Ziqun Zhao
  • Publication number: 20030146509
    Abstract: In a ball grid array (BGA) package, a first stiffener is attached to a surface of a substrate. A second stiffener is attached to the surface of the substrate to be co-planar with the first stiffener. The second stiffener is separated from the first stiffener by a channel therebetween. An integrated circuit (IC) die is mounted to a surface of the second stiffener.
    Type: Application
    Filed: October 31, 2002
    Publication date: August 7, 2003
    Applicant: Broadcom Corporation
    Inventors: Sam Ziqun Zhao, Reza-Ur Rahman Khan
  • Publication number: 20030149560
    Abstract: A method of searching for an interpolated peak of a Normalized Correlation Square (NCS) signal derived from an audio signal, comprises: producing quadratically interpolated correlation (QIC) signal values at interpolated time lags; squaring each of the QIC signal values to produce square QIC signal values; producing an individual interpolated energy signal value corresponding to each of the square QIC signal values, wherein ratios of the square QIC signal values to their corresponding interpolated energy values represent interpolated NCS signal values; and selecting, as the interpolated peak, a largest interpolated NCS signal value among the interpolated NCS signal values without evaluating the ratios.
    Type: Application
    Filed: October 31, 2002
    Publication date: August 7, 2003
    Applicant: Broadcom Corporation
    Inventor: Juin-Hwey Chen
  • Publication number: 20030146511
    Abstract: Electrically, thermally and mechanically enhanced ball grid array (BGA) packages are described. An IC die is mounted to a first surface of a first stiffener. A peripheral edge portion of a second surface of the first stiffener is attached to a first surface of a second stiffener to cover an opening through the second stiffener that is open at the first surface and a second surface of the second stiffener. The second surface of the second stiffener is attached to a first surface of a substantially planar substrate that has a plurality of contact pads on the first surface of the substrate. The plurality of contact pads are electrically connected through the substrate to a plurality of solder ball pads on a second surface of the substrate.
    Type: Application
    Filed: October 31, 2002
    Publication date: August 7, 2003
    Applicant: Broadcom Corporation
    Inventors: Sam Ziqun Zhao, Reza-Ur Rahman Khan
  • Patent number: 6603712
    Abstract: A high-precision delay measurement circuit delivers exceptionally accurate time measurement, for example, a half-gate delay. The high-precision delay measurement circuit has a multi-stage ring oscillator coupled with multiple oscillation signal detectors, which can be counters and signal edge detection circuits, which respectively count the number of oscillations by the circuit, and determine the extent to which a particular oscillation signal propagated within the oscillator. Some oscillation counters, particularly those disposed between the stages of the oscillator are dual-edge detection counters. The high precision delay measurement circuit can have a control signal output which can constrain a limited voltage swing signal.
    Type: Grant
    Filed: February 2, 2001
    Date of Patent: August 5, 2003
    Assignee: Broadcom Corporation
    Inventors: Morteza Cyrus Afghahi, Esin Terzioglu
  • Patent number: 6603417
    Abstract: High-performance, digital-to-analog conversion (DAC) suitable for use in systems implemented with low-voltage, low-power integrated circuit fabrication processes is disclosed. Encoder circuitry receives a binary number for which an analog representation is sought. Segments of the binary number are thermometer encoded and complemented to provide signals to drive analog conversion circuitry. The analog conversion circuitry includes sets of current cells, with each cell in a set contributing an equal amount to one or the other of the complementary legs of the analog output of the converter. Each current cell is a fully differential current switch with charge canceling, fed by a regulated cascode current source. The regulated cascode current source offers uncharacteristically high impedance that contributes to good circuit performance even in low-voltage, low-power implementations. Other design factors of the current cell contribute significantly to overall performance.
    Type: Grant
    Filed: April 17, 2002
    Date of Patent: August 5, 2003
    Assignee: Broadcom Corporation
    Inventor: David Vetea Greig
  • Publication number: 20030145271
    Abstract: A method for decoding an algebraic-coded message including determining a discrepancy indicator; determining an error locator polynomial according to a modified Berlekamp-Massey algorithm such that an uncorrectable message is detected; and producing a perceptible indication of the detected uncorrectable message. An apparatus includes storage devices, arithmetic components, and an uncorrectable message detector.
    Type: Application
    Filed: March 6, 2003
    Publication date: July 31, 2003
    Applicant: Broadcom Corporation
    Inventor: Kelly Cameron
  • Publication number: 20030142697
    Abstract: An n-level look-ahead network converts input values to intermediate values that are provided to a plurality of multiplexers arranged to form a pipelined multiplexer loop. The first stage of the multiplexer loop consists of a single multiplexer. The second stage consists of at least two multiplexers. Communication links couple the output ports of the second stage multiplexers to the input ports of the first stage multiplexer. A first feedback loop electrically couples the output port of the first stage multiplexer to the control port of the first stage multiplexer. This first feedback loop has a first delay device having a first delay time. A second feedback loop couples the output port of the first stage multiplexer to the control ports of the second stage multiplexers. This second feedback loop includes the first delay device and a second delay device having a second delay time.
    Type: Application
    Filed: January 28, 2002
    Publication date: July 31, 2003
    Applicant: Broadcom Corporation
    Inventor: Keshab K. Parhi
  • Publication number: 20030142698
    Abstract: Digital circuits and methods for designing digital circuits are presented. In an embodiment, a number of bits (B) of a bit-stream to be processed in parallel by a digital circuit is selected. A clocking rate (C) is selected for the digital circuit such that a product (P), P being equal to B times C, is equal to at least 1 gigabit per second. An initial circuit capable of serially processing the bits of the bit-stream at a data processing rate less than P is formed. This initial circuit includes a feedback loop having N+1 delays. N is a whole number greater than zero. The initial circuit is unfolded by a factor of B to form B parallel processing pipelines for the bits of the bit-stream. An N-step look-ahead network is formed to provide inputs to the B parallel processing pipelines. The unfolded circuit is retimed to achieve the selected clocking rate (C).
    Type: Application
    Filed: May 17, 2002
    Publication date: July 31, 2003
    Applicant: Broadcom Corporation
    Inventor: Keshab K. Parhi
  • Publication number: 20030141858
    Abstract: A power output controller includes an output stage, a sensing circuit that compares an output voltage of the output stage with a reference voltage, and a digital controller that controls output pulses that charge the output stage with a frequency that is dependent on an output of the sensing circuit.
    Type: Application
    Filed: September 17, 2002
    Publication date: July 31, 2003
    Applicant: Broadcom Corporation
    Inventors: Steven Lance Caine, Charles Garrison Wier, William Alva Dunn
  • Patent number: 6600677
    Abstract: A system-on-chip (SOC) device or a random access memory (RAM) chip includes a RAM block. The RAM block includes memory cells, each of which has three transistors. Each memory cell is coupled to both a read bit line and a write bit line. A transparent continuous refresh mechanism has been implemented to read the content of a memory cell and re-write it back to the memory cell without disturbing the access (read/write) cycle, making refresh operations transparent to the system level. The continuous refresh mechanism includes a collision detection mechanism to prevent writing and reading the same memory cell at the same time.
    Type: Grant
    Filed: October 19, 2001
    Date of Patent: July 29, 2003
    Assignee: Broadcom Corporation
    Inventors: Cyrus Afghahi, Sami Issa
  • Patent number: 6601157
    Abstract: There is disclosed a technique for accessing a register file which comprises defining a first register address as a plurality of bits and using said first register address to access said register file generating a second register address by using a sequence of said plurality of bits with at least one of said plurality of bits supplied via a unitary operator, the unitary operator being effective to selectively alter the logical value of said bit depending on its logical value in the first register address, and using said second register address to access said register file. A computer system for carrying out such a technique is also enclosed.
    Type: Grant
    Filed: November 1, 2000
    Date of Patent: July 29, 2003
    Assignee: Broadcom Corporation
    Inventors: Mark Taunton, Sophie Wilson, Timothy Martin Dobson
  • Publication number: 20030137345
    Abstract: An input buffer amplifier has a symmetrical centroidal layout. The input buffer amplifier includes two half differential amplifiers that have substantially identical layouts. Each half amplifier receives the input signal in-parallel, and the outputs of the differential half amplifiers are wire-ored together. The input buffer amplifier is symmetrical about both horizontal and vertical lines of symmetry. Furthermore, FET devices forming the half amplifiers are interlaced to create the horizontal line of symmetry. The overall horizontal and vertical symmetry of the input buffer amplifier improves the device matching between differential signal paths. In other words, the devices in the half amplifiers that process the positive and negative components of the differential signal are more closely matched. This reduces differential offsets and common mode offsets that can occur when devices are not matched properly.
    Type: Application
    Filed: January 22, 2003
    Publication date: July 24, 2003
    Applicant: Broadcom Corporation
    Inventor: Sumant Ranganathan
  • Publication number: 20030137982
    Abstract: An optical line terminal (OLT) monitors and controls communications with a plurality of optical nodes (ONs), such as optical network units (ONUs) and/or optical network terminators (ONTs), within a passive optical network (PON), such as, but not exclusively, an Ethernet-based passive optical node (EPON). A tagging mechanism is implemented to identify an origin ON that introduces a frame into the PON segment linking the origin ON with the OLT. The origin ON produces a PON tag to associate its identifier (ON_ID) to the frame. The PON tag facilitates filtering and forwarding operations, and enables the physical layer interface (PHY) to the PON segment to emulate a point-to-point and/or shared communications link. The PON tag allows a MAC control layer to create virtual ports to traffic incoming and outgoing optical signals, and supply the virtual ports to a forwarding entity for frame filtering and forwarding.
    Type: Application
    Filed: January 29, 2003
    Publication date: July 24, 2003
    Applicant: Broadcom Corporation.
    Inventors: Dolors Sala, John O. Limb, Ajay Chandra V. Gummalla
  • Publication number: 20030137439
    Abstract: A data shuffler apparatus shuffles input bits to perform dynamic element matching. The shuffler apparatus includes N input shufflers, each input shuffler having N input terminals and N output terminals, each input terminal of each input shuffler receiving a respective one of the input bits. The apparatus also includes N output shufflers, each output shuffler having N input terminals and N output terminals, the input and output shufflers being interconnected such that each of the N output terminals of each input shuffler is connected to a respective input terminal of a different one of the N output shufflers.
    Type: Application
    Filed: August 22, 2002
    Publication date: July 24, 2003
    Applicant: Broadcom Corporation
    Inventor: Tom W. Kwan