Patents Assigned to ChipPAC, Inc.
-
Publication number: 20100176510Abstract: A semiconductor device has a semiconductor die with bond pads formed on a surface of the semiconductor die. A UBM is formed over the bond pads of the semiconductor die. A fusible layer is formed over the UBM. The fusible layer can be tin or tin alloy. A substrate has bond pads formed on a surface of the substrate. A plurality of stud bumps containing non-fusible material is formed over the bond pads on the substrate. Each stud bump includes a wire having a first end attached to the bond pad of the substrate and second end of uniform height electrically connected to the bond pad of the semiconductor die by reflowing the fusible layer or applying thermal compression bonding. An underfill material is deposited between the semiconductor die and substrate. An encapsulant is deposited over the semiconductor die and substrate.Type: ApplicationFiled: March 25, 2010Publication date: July 15, 2010Applicant: STATS CHIPPAC, INC.Inventor: Rajendra D. Pendse
-
Publication number: 20100178735Abstract: A semiconductor device is made by providing a semiconductor die having bond pads formed on a surface of the semiconductor die, forming a UBM over the bond pads of the semiconductor die, forming a fusible layer over the UBM, providing a substrate having bond pads formed on a surface of the substrate, and forming a plurality of stud bumps containing non-fusible material over the bond pads on the substrate. Each stud bump includes a wire having a first end attached to the bond pad of the substrate and second end of uniform height. The method further includes electrically connecting the second end of the wire for each stud bump to the bond pads of the semiconductor die by reflowing the fusible layer or applying thermal compression bonding, depositing an underfill material between the semiconductor die and substrate, and depositing an encapsulant over the semiconductor die and substrate.Type: ApplicationFiled: March 25, 2010Publication date: July 15, 2010Applicant: STATS CHIPPAC, INC.Inventor: Rajendra D. Pendse
-
Patent number: 7749807Abstract: A method for making a semiconductor multi-package module includes a processor and a plurality of memory packages mounted on a surface of the multipackage module substrate. In some embodiments the memory packages include stacked die packages, and in some embodiments the memory packages include stacked memory packages. In some embodiments the processor is situated at or near the center of the multipackage module substrate and the plurality of memory packages or of stacked memory package assemblies are situated on the multipackage module substrate adjacent the processor.Type: GrantFiled: December 10, 2007Date of Patent: July 6, 2010Assignee: Chippac, Inc.Inventor: Marcos Karnezos
-
Patent number: 7745322Abstract: A wire bond interconnection between a die pad and a bond finger includes a support pedestal at a bond site of the lead finger, a ball bond on the die pad, and a stitch bond on the support pedestal, in which a width of the lead finger at the bond site is less than a diameter of the support pedestal. Also, a semiconductor package including a die mounted onto and electrically connected by a plurality of wire bonds to a substrate, in which each of the wire bonds includes a wire ball bonded to a pad on the die and stitch bonded to a support pedestal on a bond site on a lead finger, and in which the width of the lead finger at the bond site is less than the diameter of the support pedestal.Type: GrantFiled: February 15, 2008Date of Patent: June 29, 2010Assignee: Chippac, Inc.Inventors: Hun-Teak Lee, Jong-Kook Kim, Chul-Sik Kim, Ki-Youn Jang, Rajendra D. Pendse
-
Patent number: 7732254Abstract: A semiconductor multi-package module having stacked second and first packages, each package including a die attached to a substrate, in which the first and second package substrates are interconnected by wire bonding, and in which the first package is a flip chip ball grid array package in a die-up configuration. Also, a method for making a semiconductor multi-package module, by providing a first package including a first package substrate and having a die-up flip chip configuration, affixing a second package including a second package substrate an upper surface of the first package, and forming z-interconnects between the first and second package substrates.Type: GrantFiled: May 3, 2007Date of Patent: June 8, 2010Assignee: Chippac, Inc.Inventor: Marcos Karnezos
-
Patent number: 7713782Abstract: Methods are disclosed for electrically connecting I/O bond-pads on a chip to corresponding I/O bond-pads on a substrate. In an exemplary method a respective stud-bump is formed on each I/O bond-pad on the substrate. The stud-bumps can be made of a fusible material, or a layer of fusible material can be formed on each I/O bond-pad on the chip. The chip is flipped and placed on the stud-bumps such that the I/O bond-pads on the chip are registered with the corresponding stud-bumps on the substrate. At each stud-bump, the fusible material is caused to fuse with and electrically connect the respective stud-bump to the respective I/O bond-pad on the chip. The method can include forming under-bump metallization (UBM) on each of the I/O bond-pads on the chip before placing the chip on the stud-bumps. The resulting structures provide robust I/O connections and can be fabricated using fewer process steps and using process steps that are compatible with other processes in wafer-fabrication and chip-assembly facilities.Type: GrantFiled: September 22, 2006Date of Patent: May 11, 2010Assignee: STATS ChipPAC, Inc.Inventor: Rajendra D. Pendse
-
Publication number: 20100083494Abstract: A vacuum bonding tool for pick-and-place and bonding semiconductor chips onto a substrate or onto a previously mounted die to form a die stack includes a shank and a suction part. The shank has a vacuum conduit extending from a first end to a second end of the shank. The shank is adapted for cooperative engagement with the suction part at the second end, and the shank has a plate at the second end to support the suction part. The suction part has a surface for contacting a semiconductor chip during pick-and place operation. According to the invention, the suction part is made of an elastically deformable conductive or non-conductive material. In various embodiments, the chip contacting surface of the elastically deformable suction part flat overall, or is concave, of has a flat central region and concave regions.Type: ApplicationFiled: December 10, 2009Publication date: April 8, 2010Applicant: CHIPPAC, INC.Inventors: Hee-Bong Lee, Hyun-Joon Oh
-
Patent number: 7692279Abstract: A multipackage module has multiple die of various types and having various functions and, in some embodiments, the module includes a digital processor, an analog device, and memory. A first die, having a comparatively large footprint, is mounted onto first die attach region on a surface of a first package substrate. A second die, having a significantly smaller footprint, is mounted upon the surface of the first die, on a second die attach region toward one edge of the first die. The first die is electrically connected by wire bonds to conductive traces in the die-attach side of the substrate. The second die is electrically connected by wire bonds to the first package substrate, and may additionally be electrically connected by wire bonds to the first die.Type: GrantFiled: July 2, 2007Date of Patent: April 6, 2010Assignee: Chippac, Inc.Inventors: Marcos Karnezos, Flynn Carson, Youngcheol Kim
-
Patent number: 7691681Abstract: A flip chip lead frame package includes a die and a lead frame having a die paddle and leads, and has interconnection between the active site of the die and the die paddle. Also, methods for making the package are disclosed.Type: GrantFiled: August 14, 2008Date of Patent: April 6, 2010Assignee: ChipPAC, Inc.Inventor: Cheonhee Lee
-
Patent number: 7690551Abstract: A die attach process employs a temperature gradient lead free soft solder metal sheet or thin film as the die attach material. The sheet or thin film is formed to a uniform thickness and has a heat vaporizable polymer adhesive layer on one surface, by which the thin film is laminated onto the back metal of the silicon wafer. The thin film is lead-free and composed of acceptably non-toxic materials. The thin film remains semi-molten (that is, not flowable) in reflow temperatures in the range about 260° C. to 280° C. The polymer adhesive layer is effectively vaporized at the high reflow temperatures during the die mount.Type: GrantFiled: December 31, 2004Date of Patent: April 6, 2010Assignee: ChipPAC, Inc.Inventor: Ong You Yang
-
Patent number: 7682873Abstract: A semiconductor multi-package module having stacked second and first packages, each package including a die attached to a substrate, in which the first and second package substrates are interconnected by wire bonding, and in which the first package is a flip chip ball grid array package in a die-down configuration. Also, a method for making a semiconductor multi-package module, by providing a first package including a first package substrate and having a die-down flip chip configuration, affixing a second package including a second package substrate an upper surface of the first package, and forming z-interconnects between the first and second package substrates.Type: GrantFiled: March 13, 2006Date of Patent: March 23, 2010Assignee: Chippac, Inc.Inventor: Marcos Karnezos
-
Patent number: 7678611Abstract: A semiconductor spacer structure comprises in order a backgrinding tape layer, a spacer adhesive layer, a semiconductor spacer layer, an optional second spacer adhesive layer, a dicing tape layer. In a first method a spacer wafer having first and second sides, a backgrinding tape layer and a spacer adhesive layer between the first side and the backgrinding tape layer, is obtained. The second side is background and secured to a dicing tape. The backgrinding tape is removed and the resulting structure is diced to create spacer/adhesive die structures. A second method backgrinds the second side with the backgrinding tape layer at the first side. A protective cover layer is secured to the second side with a spacer adhesive layer therebetween. The backgrinding tape layer is removed and the remaining structure is secured to a dicing tape with the protective cover layer exposed. The protective cover layer is removed and the resulting structure is diced thereby creating spacer/adhesive die structures.Type: GrantFiled: August 15, 2006Date of Patent: March 16, 2010Assignee: ChipPAC, Inc.Inventor: Seung Wook Park
-
Patent number: 7671451Abstract: A leadframe chip scale package includes a double leadframe assembly. The first leadframe has a central die paddle and peripheral leads, and the second leadframe, superimposed over the first leadframe in the package, has peripheral leads. The peripheral leads of both leadframes are situated in at least one row along an edge of the package, and in some embodiments in a row along each of the four edges of the package. The leads are patterned such that when the second leadframe is superimposed over the first leadframe, the leads do not contact each other; in a plan view, the leads of the first leadframe appear to be interdigitated with the leads of the second leadframe.Type: GrantFiled: November 14, 2005Date of Patent: March 2, 2010Assignee: Chippac, Inc.Inventors: Jason Lee, Geun Sik Kim
-
Patent number: 7650688Abstract: A vacuum bonding tool for pick-and-place and bonding semiconductor chips onto a substrate or onto a previously mounted die to form a die stack includes a shank and a suction part. The shank has a vacuum conduit extending from a first end to a second end of the shank. The shank is adapted for cooperative engagement with the suction part at the second end, and the shank has a plate at the second end to support the suction part. The suction part has a surface for contacting a semiconductor chip during pick-and place operation. According to the invention, the suction part is made of an elastically deformable conductive or non-conductive material. In various embodiments, the chip contacting surface of the elastically deformable suction part flat overall, or is concave, of has a flat central region and concave regions.Type: GrantFiled: October 29, 2004Date of Patent: January 26, 2010Assignee: ChipPAC, Inc.Inventors: Hee-Bong Lee, Hyun-Joon Oh
-
Patent number: 7638363Abstract: A semiconductor multi-package module having a second package stacked over a lower ball grid array first package, each package including a die attached to a substrate, in which the first and second package substrates are interconnected by wire bonding. Also, a method for making a semiconductor multi-package module, by providing a ball grid array first package including a substrate and a die, affixing a second package including a substrate and a die onto an upper surface of the lower package, and forming z-interconnects between the first and lower substrates.Type: GrantFiled: March 9, 2007Date of Patent: December 29, 2009Assignee: Chippac, Inc.Inventor: Marcos Karnezos
-
Patent number: 7622811Abstract: One or more electronic components can be mounted on the back side of a semiconductor die. The components can be passive components, active components, or combinations thereof. The components can be soldered to signal routes on the back side of the die, the signal routes being attached to the die using a metallization layer or using one or more dielectric layer sections. Placing components on the back side of the die can allow for incorporation of the components without necessarily increasing the form factor of the die's package.Type: GrantFiled: September 14, 2006Date of Patent: November 24, 2009Assignee: Stats Chippac, Inc.Inventors: Seng Guan Chow, Francis Heap Hoe Kuan
-
Patent number: 7612444Abstract: A semiconductor package can comprise a die stack attached to a substrate, with bond wires electrically connecting the two. Often multiple die stacks are adhered to a single substrate so that several semiconductor packages can be manufactured at once. A molding compound flow controller is optimally associated with the substrate or semiconductor package at one or more various locations. Flow controllers can control or direct the flow of the molding compound during the encapsulation process. Flow controllers can be sized, shaped, and positioned in order to smooth out the flow of the molding compound, such that the speed of the flow is substantially equivalent over areas of the substrate containing dies and over areas of the substrate without dies. In this manner, defects such as voids in the encapsulation, wire sweeping, and wire shorts can be substantially avoided during encapsulation.Type: GrantFiled: January 5, 2007Date of Patent: November 3, 2009Assignee: Stats Chippac, Inc.Inventors: Seng Guan Chow, Oh Sug Kim, Byung Tai Do
-
Patent number: 7608921Abstract: A semiconductor package comprises a base substrate with a semiconductor die mounted on a top side of the base substrate and an interposer substrate mounted on top of the die. The bottom side of the interposer substrate can be electrically coupled to the top side of the base substrate through vertical connectors. The top side of the interposer substrate is substantially exposed and comprises input/output (I/O) terminals for the mounting of additional electronic components. The base and interposer substrates can be configured with I/O terminals such that components mounted on the substrates can be electrically coupled through the vertical connectors. The base substrate also can be electrically coupled to an additional electronic component, such as a printed circuit board. Electrical connections can be “wrapped around” from the base substrate to the top of the interposer substrate.Type: GrantFiled: December 7, 2006Date of Patent: October 27, 2009Assignee: STATS ChipPAC, Inc.Inventor: Rajendra D. Pendse
-
Patent number: 7605480Abstract: A flip chip interconnect pad layout has the die signal pads are arranged on the die surface near the perimeter of the die, and the die power and ground pads arranged on the die surface inboard from the signal pads; and has the signal pads on the corresponding package substrate arranged in a manner complementary to the die pad layout and the signal lines routed from the signal pads beneath the die edge away from the die footprint, and has the power and ground lines routed to vias beneath the die footprint. Also, a flip chip semiconductor package in which the flip chip interconnect pad layouts have the die signal pads situated in the marginal part of the die and the die power and ground pads arranged on the die surface inboard from the signal pads, and the corresponding package substrates have signal pads arranged in a manner complementary to the die pad layout and signal lines routed from the signal pads beneath the die edge away from the die footprint.Type: GrantFiled: March 10, 2006Date of Patent: October 20, 2009Assignee: ChipPAC, Inc.Inventor: Rajendra D. Pendse
-
Patent number: 7550828Abstract: A cavity semiconductor package has a pre-molded leadframe construction. The leadframe is formed by molding around a die pad, and plural terminal lands. The leadframe has a hole for an acoustic port, such that the package can be soldered on a back side of a printed circuit board and have air access to a sensor die in the package from a front side of the printed circuit board via the acoustic port. The leadframe may also have a hollow or concave recess that defines an acoustic cavity in conjunction with the sensor die or printed circuit board.Type: GrantFiled: January 3, 2007Date of Patent: June 23, 2009Assignee: Stats ChipPAC, Inc.Inventors: Kambhampati Ramakrishna, Seng Guan Chow